![Sundance Spas SMT332 Скачать руководство пользователя страница 19](http://html1.mh-extra.com/html/sundance-spas/smt332/smt332_user-manual_1395351019.webp)
Version 1.3
Page 19 of 36
SMT332/372 User Manual
Clock Speed
The ‘C6x01 clock speed must be set in conjunction with consideration to EMIF device
speeds. Under most circumstances, the ‘C6201 would be set to 200MHz and have
an SBSRAM speed equal to the core speed. The ‘C6701 would be set to 166MHz.
The following table shows all available possibilities:
Device
Comment
‘C6x01
SBSRAM
SDRAM
133
133
67
Zero wait state SBSRAM
166
166
83
Zero wait state SBSRAM
200
100
100
One wait state SBSRAM
200
200
100
Zero wait state SBSRAM
The following table defines the link positions of JP1 and the resultant clock speed.
S2
S1
S0
CLK (MHz)
0
0
0
200
0
0
1
182
0
1
0
167
0
1
1
154
1
0
0
143
1
0
1
133
1
1
0
125
1
1
1
118
S0, S1 and S2 refer to the following link positions on JP1. Link in to force a ‘0’.
S2 S1 S0