RM0082
LS_JPEG codec
Doc ID 018672 Rev 1
559/844
HuffBase Memory
0x1000
HuffSymb Memory
0x1400
DHTMem Memory
0x1800
HuffEnc Memory
0x1C00
Table 469.
JPGC codec core registers
Name
Offset
Type
Reset value Description
JPGCReg0
0x00
WO
32’h0
Codec Core Register 0
JPGCReg1
0x04
RW
32’h0
Codec Core Register 1
JPGCReg2
0x08
RW
32’h0
Codec Core Register 2.
JPGCReg3
0x0C
RW
32’h0
Codec Core Register 3.
JPGCReg4
0x10
RW
32’h0
Codec Core Register 4.
JPGCReg5
0x14
RW
32’h0
Codec Core Register 5.
JPGCReg6
0x18
RW
32’h0
Codec Core Register 6.
JPGCReg7
0x1C
RW
32’h0
Codec Core Register 7.
Table 470.
JPGC codec controller registers
Name
Offset Type
Reset
value
Description
JPGC Control Status
0x00
RW
32’h0
Codec controller status.
JPGC Bytes From Fifo to
Core
0x04
RO
32’h0
Number of bytes from FIFO in to Codec Core.
JPGC Bytes From Core to
Fifo
0x08
RO
32’h0
Number of bytes from Codec Core to FIFO out.
JPGC Burst Count Before
Init
0x0C
RW
32’h0
Number of burst transfer send by TX FIFO
before Interrupt.
Table 471.
JPGC FIFO registers
Name
Offset
Type
Reset
value
Description
JPGC FifoIn
0x0400
RW
32’h0
FIFO in register.
JPGC FifoOut
0x0600
RW
32’h0
FIFO out register.
Table 468.
JPGC memory map (continued)
Name
Base address