CPU subsystem_Vectored interrupt controller (VIC)
RM0082
Doc ID 018672 Rev 1
8.6.17 VICPERIPHID0
register
The read-only VICPERIPHID0 register, with address offset of 0xFE0, is hard-coded, and the
fields within the register determine the reset value.
shows the bit assignments for
this register.
8.6.18 VICPERIPHID1
register
The read-only VICPERIPHID1 register, with address offset of 0xFE4, is hard-coded, and the
fields within the register determine the reset value.
shows the bit assignments for
this register.
8.6.19 VICPERIPHID2
register
The read-only VICPERIPHID2 register, with address offset of 0xFE8, is hard-coded, and the
fields within the register determine the reset value.
shows the bit assignments for
this register.
Table 40.
Peripheral identification registers bit assignments
Bit
Name
Description
[31:24]
Configuration
This is the configuration option of the peripheral. the
configuration value is 0.
[23:20]
Revision number
This is the revision number of the peripheral. The revision
number starts from 0.
[19:12]
Designer
This is the identification of the designer
12 -15 Designer 0;
16 -19 Designer 1
[11:00]
Part number
This identifies the peripheral. The VIC uses the three-digit
product code 0x90.
0 - 7 Part number 0;
8-11 Part number 1
Table 41.
VICPERIPHID0 register bit assignments
Bit
Name
Description
[31:08]
Read undefined
[07:00]
Partnumber0
These bits read back as 0x90
Table 42.
VICPERIPHID1 register bit assignments
Bit
Name
Description
[31:08]
Read undefined
[07:04]
Designer0
These bits read back as 0x1
[03:00]
Partnumber1
These bits read back as 0x1