RM0082
CPU subsystem_Vectored interrupt controller (VIC)
Doc ID 018672 Rev 1
101/844
8.6.20 VICPERIPHID3
register
The read-only VICPERIPHID3 register, with address offset of 0xFEC, is hard-coded, and
the fields within the register determine the reset value.
shows the bit assignments
for this register.
8.6.21 Identification registers
The read-only VICPCELLID0-3 registers are four 8 bit registers, that span address locations
0xFF0-0xFFC. You can treat the registers conceptually as a single 32 bit register. Use the
register as a standard cross-peripheral identification system.
8.6.22 VICPCELLID0
register
The read-only VICPCELLID0 register, with address offset 0xFF0, is hard-coded and the
fields within the register determine the reset value.
shows the bit assignments for
this register
8.6.23 VICPCELLID1
register
The read-only VICPCELLID1 register, with address offset 0xFF4, is hard-coded and the
fields within the register determine the reset value.
shows the bit assignments for
this register
Table 43.
VICPERIPHID2 register bit assignments
Bit
Name
Description
[31:08]
Read undefined
[07:04]
Revision
These bits read back as 0x1
[03:00]
Designer1
These bits read back as 0x0
Table 44.
VICPERIPHID3 register bit assignments
Bit
Name
Description
[31:08]
Read undefined
[07:00]
Configuration
These bits read back as 0x0
Table 45.
VICPCELLID0 register bit assignments
Bit Name
Description
[31:08]
Read undefined
[07:00]
VICPCellID0
These bits read back as 0x0D
Table 46.
VICPCELLID1 register bit assignments
Bit Name
Description
[31:08]
Read undefined
[07:00]
VICPCellID1
These bits read back as 0xF0