STC12C5Axx
Technical Summary
25
Mode 3
Timer1 in Mode3 simply holds its count, the effect is the same as setting TR1 = 1. Timer0 in
Mode 3 enables TL0 and TH0 as two separate 8-bit counters. TL0 uses the Timer0 control bits
such like C/T, GATE, TR0, INT0 and TF0. TH0 is locked into a timer function (can not be
external event counter) and take over the use of TR1, TF1 from Timer1. TH0 now controls the
Timer1 interrupt.
BAUD-RATE GENERATOR(BRT)
BAUD-RATE GENERATOR(BRT)
Baud-Rate Generator and P1.0/P4.1 programmable clock output
0
1
Sampled T0 pin
0
1
GATE
/INT0
TR0
TL0 [7:0]
TF0
Interrupt
C//T
OSC/12
0
1
OSC
AUXR.
x
0
1
TH0 [7:0]
TF1
Interrupt
TR1
OSC/12
0
1
OSC
AUXR.
x
BRTR
Fosc/12
8-bit timer
Overflow
BRT
To UART
Baud-Rate Generator for the UART
toggle
P1.0 or
P4.1
BRTCLKO
Fosc
0
1
S2TX12
http://www.DataSheet4U.net/
datasheet pdf - http://www.DataSheet4U.net/