Register description: Sound Terminal compatibility
STA380BW
146/162
DocID024543 Rev 1
7.20
Short-circuit protection mode registers SHOK (address 0x47)
The following power bridge pins short-circuit protections are implemented in the
STA380BW:
OUTxx vs GNDx
OUTxx vs VCCx
OUT1B vs OUT2A
The protection is enabled when reg. 0x4C bit 0 (SHEN) is set to ‘1’. The protection will
check the short-circuit when the EAPD bit is toggled from ‘0’ to ‘1’ (i.e. the power bridge is
switched on), and only if the test passes (no short) does the power bridge leave the tristate
condition.
Register 0x47 (read-only registers) will give more information about the detected short type.
GNDSH equal to ‘0’ means that OUTxx is shorted to ground, while the same value on
VCCSH means that OUTxx is shorted to Vcc, finally OUTSH=’0’ means that OUT1B is
shorted to OUT2A.
Table 162. PLL register 0x45 bits
Bit
R/W
RST
Name
Description
5
R/W
0
PLL_DIRP
‘0’: PLL configuration is determined by MCS bits
‘1’: PLL configuration is determined by FRAC, IDIV
and NDIV
4
R/W
0
PLL_PWD
‘0’: PLL normal behavior
‘1’: PLL is in power-down mode
3
R/W
0
PLL_BYP
‘0’: sys clock is from PLL
‘1’: sys clock is from external pin (PLL is bypassed)
2
R/W
0
OSC_PD
‘0’: Normal behavior
‘1’: Internal oscillator is in power-down
0
R/W
0
BOOST32K
‘0’: Input oversampling selected by IR bits
‘1’: Input oversampling is selected x3
Table 163. PLL register 0x46 bits
Bit
R/W
RST
Name
Description
3
R
BYPSTATE
PLL bypass state
2
R
PDSTATE
PLL PD state
1
R
OSCOK
OSCI locked
0
R
LOWCK
Clock input frequency check
D7
D6
D5
D4
D3
D2
D1
D0
reserved
reserved
reserved
reserved
reserved
GNDSH
VCCSH
OUTSH
NA
NA
NA
NA
NA
NA
NA
NA
Obsolete Product(s) - Obsolete Product(s)