Register description: Sound Terminal compatibility
STA380BW
138/162
DocID024543 Rev 1
7.13
Fault-detect recovery constant registers (addr 0x2B - 0x2C)
The FDRC bits specify the 16-bit fault-detect recovery time delay. When FAULT is asserted,
the TRISTATE output is immediately asserted low and held low for the time period specified
by this constant. A constant value of 0x0001 in this register is approximately 0.083 ms. The
default value of 0x300C gives approximately 1 sec.
0x0000 is a reserved value.
7.14
Device status register (addr 0x2D)
This read-only register provides fault and thermal-warning status information from the power
control block. Logic value 1 for faults or warning means normal state. Logic 0 means a fault
or warning detected on power bridge. The PLLUL = 1 means that the PLL is not locked.
7.15
EQ coefficients configuration register (addr 0x31)
The XOB bit can be used to bypass the crossover filters. Logic 1 means that the function is
not active. In this case, the high-pass crossover filter works as a pass-through on the data
path (b=0, all the other coefficients at logic 0 ) while the low-pass filter is configured to have
zero signal on channel 3 data processing (all the coefficients are at logic 0)
.
D7
D6
D5
D4
D3
D2
D1
D0
FDRC15
FDRC14
FDRC13
FDRC12
FDRC11
FDRC10
FDRC9
FDRC8
0
0
1
1
0
0
0
0
D7
D6
D5
D4
D3
D2
D1
D0
FDRC7
FDRC6
FDRC5
FDRC4
FDRC3
FDRC2
FDRC1
FDRC0
0
0
0
0
1
1
0
0
D7
D6
D5
D4
D3
D2
D1
D0
PLLUL
FAULT
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Table 148. Status register bits
Bit
R/W
RST
Name
Description
7
R
-
PLLUL
0: PLL locked
1: PLL not locked
6
R
-
FAULT
0: fault detected on power bridge
1: normal operation
D7
D6
D5
D4
D3
D2
D1
D0
XOB
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
0
0
0
0
0
0
0
0
Obsolete Product(s) - Obsolete Product(s)