Register description: New Map
STA382BW
Doc ID 022783 Rev 1
6.25
Fault-detect recovery constant registers (addr 0x3C - 0x3D)
The FDRC bits specify the 16-bit fault-detect recovery time delay. When FAULT is asserted,
the TRISTATE output is immediately asserted low and held low for the time period specified
by this constant. A constant value of 0x0001 in this register is approximately 0.083 ms. The
default value of 0x300C gives approximately 1 sec.
0x0000 is a reserved value.
6.26 Extended
configuration register (addr 0x47)
The extended configuration register provides access to biquad 5, 6 and 7.
6.26.1
Extended post-scale range
Table 75.
Extended post-scale range
Post-scale is an attenuation by default. When PS48DB is set to 1, a 48-dB offset is applied
to the coefficient RAM value, so post-scale can act as a gain too.
6.26.2
Extended attack rate
The attack rate shown in
can be extended to provide up to an 8 dB/ms attack rate
on both limiters.
Table 76.
Extended attack rate, limiter 1
D7
D6
D5
D4
D3
D2
D1
D0
FDRC15
FDRC14
FDRC13
FDRC12
FDRC11
FDRC10
FDRC9
FDRC8
0
0
1
1
0
0
0
0
D7
D6
D5
D4
D3
D2
D1
D0
FDRC7
FDRC6
FDRC5
FDRC4
FDRC3
FDRC2
FDRC1
FDRC0
0
0
0
0
1
1
0
0
D7
D6
D5
D4
D3
D2
D1
D0
Reserved
Reserved
PS48DB
XAR1
XAR2
BQ5
BQ6
BQ7
0
0
0
0
1
1
1
PS48DB
Mode
0
Post-scale value is applied as defined in the coefficient RAM
1
Post-scale value is applied with a +48 dB offset with respect to the
coefficient RAM value
XAR1
Mode
0
Limiter1 attack rate is configured using
1
Limiter1 attack rate is 8 dB/ms