SN8P2714X_2715
8-bit micro-controller build-in 12-bit ADC
SONiX TECHNOLOGY CO., LTD
Page 39
V1.4
6
RESET
6.1 OVERVIEW
The system would be reset in three conditions as following.
z
Power on reset
z
Watchdog
reset
z
Brown out reset
z
External reset (only supports external reset pin enable situation)
When any reset condition occurs, all system registers keep initial status, program stops and program counter is
cleared. After reset status released, the system boots up and program starts to execute from ORG 0.
Finishing any reset sequence needs some time. The system provides complete procedures to make the power on
reset successful. For different oscillator types, the reset time is different. That causes the VDD rise rate and start-up
time of different oscillator is not fixed. RC type oscillator’s start-up time is very short, but the crystal type is longer.
Under client terminal application, users have to take care the power on reset time for the master terminal requirement.
The reset timing diagram is as following.
VDD
VSS
VDD
VSS
Watchdog Normal Run
Watchdog Stop
System Normal Run
System Stop
LVD Detect Level
External Reset
Low Detect
External Reset
High Detect
Watchdog
Overflow
Watchdog
Reset Delay
Time
External
Reset Delay
Time
Power On
Delay Time
Power
External Reset
Watchdog Reset
System Status