SN8P2714X_2715
8-bit micro-controller build-in 12-bit ADC
SONiX TECHNOLOGY CO., LTD
Page 54
V1.4
7.4 SYSTEM MODE CONTROL
7.4.1 SN8P2710 SYSTEM MODE BLOCK DIAGRAM
Figure 7-6. SN8P2710 System Mode Block Diagram
MODE NORMAL SLOW
POWER
DOWN
(SLEEP)
REMARK
HX osc.
Running
By STPHX
Stop
LX osc.
Running
Running
Stop
CPU instruction
Executing Executing
Stop
TC0/TC1 *Active *Active Inactive
* Active by
program
Watchdog timer
Active
Active
By Watchdog
code option
Internal
interrupt
All active
All active
All inactive
External
interrupt
All active
All active
All inactive
Wakeup source
-
-
P0, Reset by
RST, LVD,
*Watchdog
* Watchdog
code option
must be
“Always_ON”
Table 7-1. Operating Mode Description
Normal Mode
Slow Mode
Power Down Mode
(Sleep Mode)
P0 wake-up function active.
External reset circuit active.
CPUM0 = 1
CLKMD = 0
CLKMD = 1
Normal Mode
Slow Mode
Power Down Mode
(Sleep Mode)
P0 wake-up function active.
External reset circuit active.
CPUM0 = 1
CLKMD = 0
CLKMD = 1