![Silicon Laboratories Si4430 Скачать руководство пользователя страница 109](http://html1.mh-extra.com/html/silicon-laboratories/si4430/si4430_manual_1272042109.webp)
Si4430
Preliminary Rev. 0.4
109
Reset value = 10001101
Register 30h. Data Access Control
Bit
D7
D6
D5
D4
D3
D2
D1
D0
Name
enpacrx
lsbfrst
crcdonly
Reserved
enpactx
encrc
crc[1:0]
Type
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Bit
Name
Function
7
enpacrx
Enable Packet RX Handling.
If FIFO Mode (dtmod = 10) is being used automatic packet handling may be enabled.
Setting enpacrx = 1 will enable automatic packet handling in the RX path. Register
30–4D allow for various configurations of the packet structure. Setting enpacrx = 0 will
not do any packet handling in the RX path. It will only receive everything after the sync
word and fill up the RX FIFO.
6
lsbfrst
LSB First Enable.
The LSB of the data will be transmitted/received first if this bit is set.
5
crcdonly
CRC Data Only Enable.
When this bit is set to 1 the CRC is calculated on and checked against the packet data
fields only.
4
Reserved
Reserved.
3
enpactx
Enable Packet TX Handling.
If FIFO Mode (dtmod = 10) is being used automatic packet handling may be enabled.
Setting enpactx = 1 will enable automatic packet handling in the TX path. Register 30–4D
allow for various configurations of the packet structure. Setting enpactx = 0 will not do
any packet handling in the TX path. It will only transmit what is loaded to the FIFO.
2
encrc
CRC Enable.
Cyclic Redundancy Check generation is enabled if this bit is set.
1:0
crc[1:0]
CRC Polynomial Selection.
00:
CCITT
01:
CRC-16 (IBM)
10:
IEC-16
11:
Biacheva