![Samsung S3F84B8 Скачать руководство пользователя страница 274](http://html.mh-extra.com/html/samsung/s3f84b8/s3f84b8_user-manual_347832274.webp)
S3F84B8_UM_REV 1.00
16 10-BIT IH-PWM
16-6
16.2.6 BLOCK DIAGRAM OF PWM MODULE
CLR&ST
Overflow
10-bit Up-Counter
(Read Only)
10-bit Comparator
PWM Buffer Reg
PWMINT
M
U
X
PWMCON.0
fxx/64
Pending
fxx/8
fxx/2
fxx
P0.3/PWM
"1" When PWMDATA > Counter
"0" When PWMDATA <= Counter
10-bit PWMPDATA Register
10-bit PWMDATA Register
CMP0 OUT
PWMCCON.0
PWMCCON.1
NOTES:
1. CLR&ST (Active high) is valid all the time when PWM is operating. It will clear the counter and restart a new PWM cycle immediately.
2. CLR (Active high) is valid all the time when PWM is operating. It will force the current remaining PWM cycle to low level when PWMCON.5 = 0
or high level when PWMCON.5 = 1.
3. Hard lock (active low) stops the PWM until unlock operation; Soft lock (active low) stops the current PWM and restart PWM at PWMDATA =
PWMPDATA
CMP1 OUT
CMP3 OUT
PWMCCON.1
PWMCCON.0
PWMCCON.7
PWMCCON.6
Soft Lock
Hard Lock
Soft Lock
CLR&ST
Trigger
Trigger
Trigger Logic
AMTDATA Match
(anti-mis-trigger)PWMCON.2
CMP2 OUT
PWMCCON.5
PWMCCON.4
Trigger
CMP1 OUT
CMP3 OUT
PWMCCON.1
PWMCCON.0
PWMCCON.7
PWMCCON.6
Trigger
Trigger
CMP2 OUT
PWMCCON.5
PWMCCON.4
Trigger
Hard Lock
Hard Lock
Soft Lock
Enable
PWM Logic
Control
PWMCON.4
PWMCON.7-.6
PWMCON.3
PWMCON.5
PWMCON.1
Figure 16-5 Functional Block Diagram of PWM Module