R01UH0092EJ0110 Rev.1.10
Page 85 of 807
Jul 31, 2012
M16C/64C Group
8. Clock Generator
8.2
Registers
Table 8.2
I/O Pins
Pin Name
I/O
Function
XIN
Input
I/O pins for the main clock oscillator
XOUT
Output
XCIN
Input
(1)
I/O pins for a sub clock oscillator
XCOUT
Output
(1)
CLKOUT
Output
Clock output (in single-chip mode)
BCLK
Output
BCLK output (in memory expansion and microprocessor modes)
Note:
1.
Set the port direction bits which share pins to 0 (input mode).
Table 8.3
Registers
Address
Register
Symbol
Reset Value
System Clock Control Register 0
System Clock Control Register 1
Oscillation Stop Detection Register
Peripheral Clock Select Register
Peripheral Clock Stop Register 1
Note:
1.
Bits CM20, CM21, and CM27 remain unchanged at oscillator stop detect reset.
Содержание M16C Series
Страница 846: ...M16C 64C Group R01UH0092EJ0110...