AR0331
4
Figure 2. Typical Configuration: Serial Four-Lane HiSPi Interface
VAA_PIX
Master clock
(6–48 MHz)
D
GND
Digital
ground
Analog
ground
1.5
kW
1.5 kW
Notes:
1. All power supplies should be adequately decoupled.
2. ON Semiconductor recommends a resistor value of 1.5 k
Ω
, but a greater value may be used for slower two-wire speed.
3. The parallel interface output pads can be left unconnected if the serial output interface is used.
4. ON Semiconductor recommends that 0.1
μ
F and 10
μ
F decoupling capacitors for each power supply
are mounted as close as possible to the pad. Actual values and results may vary depending on layout and design
considerations. Refer to the AR0331 demo headboard schematics for circuit recommendations.
5. ON Semiconductor recommends that analog power planes are placed in a manner such that coupling
with the digital power planes is minimized.
6. I/O signals voltage must be configured to match VDD_IO voltage to minimize any leakage currents.
EXTCLK
From
Controller
V
DD
_IO V
DD
V
DD
_SL
VS
V
DD
_PLL V
AA
To
Controller
Digital I/0
Power
Digital
Core
Power
HiSPi
Power
PLL
Power
Analog
Power
Analog
Power
V
DD
_IO
V
DD
V
DD
_SLVS
V
DD
_PLL
V
AA
A
GND
SLVSC_N
SLVSC_P
SLVS0_P
SLVS0_N
SLVS1_P
SLVS1_N
SLVS2_P
SLVS2_N
SLVS3_P
SLVS3_N
SHUTTER
FLASH
S
DATA
SCLK
RESET_BAR
TEST
TRIGGER
OE_BAR
S
ADDR
V
AA
_PIX