NXP Semiconductors
UM10858
PN7462 family HW user manual
UM10858
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2018. All rights reserved.
User manual
COMPANY PUBLIC
Rev. 1.4 — 14 May 2018
314514
159 of 345
Bit
Symbol
Access
Value
Description
1
INTERNAL_USE
D
0*, 1
for internal use
0
INITIATOR
R/W
0*, 1
Set to 1, the CLIF is configured for initiator mode. Depending
on this setting the behavior of the transceive command is
different
[1] Bit-field are either set by HAL or use default value from CLIF EEPROM default settings
Table 190. CLIF_TX_WAIT_REG register (address 0010h)
* = reset value
Bit
Symbol
Access
Value
Description
31:28
RESERVED
R
0
Reserved
27:8
TX_WAIT_VALUE
D
0* - FFFFFh
Defines the tx_wait timer reload value.
Note:
If set to 00000h the tx_wait guard time is
Disabled
Note
: This bit is set by HW a protocol is detected in
automatic mode detection
7:0
TX_WAIT-
PRESCALER
D
0*-FFh
Defines the prescaler reload value for the tx_wait
timer.
Note:
This bit is set by HW a protocol is detected in
automatic mode detection
Table 191. CLIF_RX_WAIT_REG register (address 0018h)
* = reset value
Bit
Symbol
Access
Value
Description
31:28
RESERVED
R
0
Reserved
27:8
RX_WAIT_VALUE
R/W
0* - FFFFFh
Defines the rx_wait timer reload value.
Note:
If set to 00000h the rx_wait guard time is
Disabled
7:0
RX_WAIT-
PRESCALER
R/W
0*-FFh
Defines the prescaler reload value for the Rx_wait
timer.
Table 192. CLIF_TX_WATERLEVEL_REG register (address 0024h)
* = reset value
Bit
Symbol
Access
Value
Description
31:8
RESERVED
R
0
Reserved
7:0
TX_WATERLEVEL
R/W
0* - 0xFF
Defines a warning level to indicate that TX_WATERLEVEL
number of words were already transmitted in the actual
frame. When this level is reached the corresponding IRQ is
set.
Note
: 0 disables the water level
Note
: In case a header byte offset is set the water level
refers to word fetched from RAM