xxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxx x x x xxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxx xx xx xxxxx
xxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxx xxxxxx xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxx x x
xxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxx xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxx
xxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxxx xxx
UM10
346_
1
©
NXP
B.V
. 2009.
Al
l r
ig
h
ts
r
e
s
e
rv
ed.
User m
a
nu
al
Rev
. 0
1
— 2 No
vemb
e
r 2009
18 of
132
N
X
P Semi
conductor
s
UM10346
L
P
C9
80
/9
82
U
s
e
r ma
nu
a
l
[1]
All ports are in input only (high-impedance) state after power-up.
[2]
BRGR1 and BRGR0 must only be written if BRGEN in BRGCON SFR is logic 0. If any are written while BRGEN = 1, the result is unpredictable.
[3]
The RSTSRC register reflects the cause of the UM10346 reset except BOIF bit. Upon a power-up reset, all reset source flags are cleared except POF and BOF; the power-on
reset value is x011 0000.
TH2
Timer/Counter 2
High Byte
FEH
00
0000 0000
TL2
Timer/Counter 2
Low Byte
FDH
00
0000 0000
T3CON
Timer/Counter 3
Control
EFH
PSEL3
ENT3
TIEN3
PWM3
EXEN3
TR3
C/NT3
CP/NRL3
00
0000 0000
TH3
Timer/Counter 3
High Byte
EEH
00
0000 0000
TL3
Timer/Counter 3
Low Byte
EDH
00
0000 0000
T4CON
Timer/Counter 2
Control
CDH
PSEL4
ENT4
TIEN4
PWM4
EXEN4
TR4
C/NT4
CP/NRL4
00
0000 0000
TH4
Timer/Counter 4
High Byte
CCH
00
0000 0000
TL4
Timer/Counter 4
Low Byte
CBH
00
0000 0000
TINTF
Timer/Counters
2/3/4 Overflow
and External
Flags
CEH
-
-
TF4
EXF4
TF3
EXF3
TF2
EXF2
00
0000 0000
TRIM
Internal
oscillator trim
register
96H
RCCLK
ENCLK
TRIM.5
TRIM.4
TRIM.3
TRIM.2
TRIM.1
TRIM.0
WDCON
Watchdog
control register
A7H
PRE2
PRE1
PRE0
-
-
WDRUN
WDTOF
WDCLK
WDL
Watchdog load
C1H
FF
1111 1111
WFEED1
Watchdog
feed 1
C2H
WFEED2
Watchdog
feed 2
C3H
Table 2.
Special function registers - P89LPC980/982
* indicates SFRs that are bit addressable.
Name
Description
SFR
addr.
Bit functions and addresses
Reset value
MSB
LSB
Hex
Binary