UM10462
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2016. All rights reserved.
User manual
Rev. 5.5 — 21 December 2016
231 of 523
NXP Semiconductors
UM10462
Chapter 11: LPC11U3x/2x/1x USB2.0 device controller
11.6.9 USB interrupt status register (INTSTAT)
Table 222. USB interrupt status register (INTSTAT, address 0x4008 0020) bit description
Bit
Symbol
Description
Reset
value
Access
0
EP0OUT
Interrupt status register bit for the Control EP0 OUT direction.
This bit will be set if NBytes transitions to zero or the skip bit is set by software
or a SETUP packet is successfully received for the control EP0.
If the IntOnNAK_CO is set, this bit will also be set when a NAK is transmitted
for the Control EP0 OUT direction.
Software can clear this bit by writing a one to it.
0
R/WC
1
EP0IN
Interrupt status register bit for the Control EP0 IN direction.
This bit will be set if NBytes transitions to zero or the skip bit is set by
software.
If the IntOnNAK_CI is set, this bit will also be set when a NAK is transmitted
for the Control EP0 IN direction.
Software can clear this bit by writing a one to it.
0
R/WC
2
EP1OUT
Interrupt status register bit for the EP1 OUT direction.
This bit will be set if the corresponding Active bit is cleared by HW. This is
done in case the programmed NBytes transitions to zero or the skip bit is set
by software.
If the IntOnNAK_AO is set, this bit will also be set when a NAK is transmitted
for the EP1 OUT direction.
Software can clear this bit by writing a one to it.
0
R/WC
3
EP1IN
Interrupt status register bit for the EP1 IN direction.
This bit will be set if the corresponding Active bit is cleared by HW. This is
done in case the programmed NBytes transitions to zero or the skip bit is set
by software.
If the IntOnNAK_AI is set, this bit will also be set when a NAK is transmitted
for the EP1 IN direction.
Software can clear this bit by writing a one to it.
0
R/WC
4
EP2OUT
Interrupt status register bit for the EP2 OUT direction.
This bit will be set if the corresponding Active bit is cleared by HW. This is
done in case the programmed NBytes transitions to zero or the skip bit is set
by software.
If the IntOnNAK_AO is set, this bit will also be set when a NAK is transmitted
for the EP2 OUT direction.
Software can clear this bit by writing a one to it.
0
R/WC
5
EP2IN
Interrupt status register bit for the EP2 IN direction.
This bit will be set if the corresponding Active bit is cleared by HW. This is
done in case the programmed NBytes transitions to zero or the skip bit is set
by software.
If the IntOnNAK_AI is set, this bit will also be set when a NAK is transmitted
for the EP2 IN direction.
Software can clear this bit by writing a one to it.
0
R/WC
6
EP3OUT
Interrupt status register bit for the EP3 OUT direction.
This bit will be set if the corresponding Active bit is cleared by HW. This is
done in case the programmed NBytes transitions to zero or the skip bit is set
by software.
If the IntOnNAK_AO is set, this bit will also be set when a NAK is transmitted
for the EP3 OUT direction.
Software can clear this bit by writing a one to it.
0
R/WC