CHAPTER 15 RESET FUNCTIONS
User’s Manual U14359EJ4V0UM
507
Table 15-2. Initial Value of CPU, Internal RAM, and On-Chip Peripheral I/O After Reset (2/3)
Internal Hardware
Register Name
Initial Value After Reset
Clocked serial interface mode register n (CSIMn) (n = 0 to 2)
00H
Clocked serial interface clock select register n (CSICn) (n = 0 to 2)
00H
Clocked serial interface transmit buffer register n (SOTBn) (n = 0 to 2)
00H
Serial I/O shift register n (SIOn) (n = 0 to 2)
00H
Receive-only serial I/O shift register n (SIOEn) (n = 0 to 2)
00H
Receive buffer register n (RXBn) (n = 0 to 2)
FFH
Transmit buffer register n (TXBn) (n = 0 to 2)
FFH
Asynchronous serial interface mode register n (ASIMn) (n = 0 to 2)
01H
Asynchronous serial interface status register n (ASISn) (n = 0 to 2)
00H
Asynchronous serial interface transmit status register n (ASIFn)
(n = 0 to 2)
00H
Clock select register n (CKSRn) (n = 0 to 2)
00H
Serial interface
functions
Baud rate generator control register n (BRGCn) (n = 0 to 2)
FFH
A/D converter mode registers 0 and 2 (ADM0 and ADM2)
00H
A/D converter mode register 1 (ADM1)
07H
A/D conversion result register n (10 bits) (n = 0 to 7)
0000H
A/D converter
A/D conversion result register nH (8 bits) (n = 0 to 7)
00H
PWM control register n (PWMCn) (n = 0, 1)
40H
PWM
PWM buffer register n (PWMBn) (n = 0, 1)
0000H
In-service priority register (ISPR)
00H
External interrupt mode register n (INTMn) (n = 0 to 4)
00H
Interrupt mask register n (IMRn) (n = 0 to 3)
FFFFH
Valid edge select register Cn (SESCn) (n = 0 to 3)
00H
Interrupt/exceptio
n control functions
Interrupt control registers
(OVIC00 to OVIC03, P00IC0, P00IC1, P01IC0, P01IC1, P02IC0,
P02IC1, P03IC0, P03IC1, P10IC0 to P10IC3, P11IC0 to P11IC3,
P12IC0 to P12IC3, P13IC0 to P13IC3, CMICD0 to CMICD3,
DMAIC0 to DMAIC3, CSIIC0 to CSIIC2, SEIC0 to SEIC2, SRIC0 to
SRIC2, STIC0 to STIC2, ADIC)
47H
Page ROM configuration register (PRC)
7000H
DRAM configuration register n (SCRn) (n = 1, 3, 4, 6)
3FC1H
SDRAM configuration register n (SCRn) (n = 1, 3, 4, 6)
0000H
Refresh control register n (RFSn) (n = 1, 3, 4, 6)
0000H
SDRAM refresh control register n (RFSn) (n = 1, 3, 4, 6)
0000H
On-chip
peripheral
I/O
Memory control
functions
Refresh wait control register (RWC)
00H
Содержание V850E/MA1
Страница 2: ...2 User s Manual U14359EJ4V0UM MEMO...