281
Chapter 9
Timer / Counter (Real Time Pulse Unit)
Preliminary User’s Manual U14913EE1V0UM00
9.2.5 Operation
(1)
Edge detection
The edge detection timing is shown below.
Figure 9-26: Edge Detection Timing
Note: The set values of the TESyE1, TESyE0 bits and the CESE1, CESE0 bits of the CSEn register,
and the IESEx1, IESEx0 bits of the SESEn register are shown.
Remarks: 1. f
CLK
= f
CPU
: Base
clock
2. CT:
TBASEyn count signal input in the 16-bit mode
ECLR:
External control signal input from TCLREn pin input
ED1, ED2:
Capture event signal input from edge selection circuit
MUXTB0: TBASE0n
multiplex
signal
TCOUNTEy: Timer En count enable signal input of time base TBASEyn
TIEx:
Timer En sub-channel x capture event signal pin input
TCLREn:
Timer En clear signal pin input
3. x = 0 to 5
y = 0, 1
n = 0 to 2
f
CLK
00B
01B
10B
11B
MUXTB0
CT
ED1, ED2
ECLR
Note
TIEx, TCLREn,
TCOUNTEy
Содержание V850E/CA1 ATOMIC
Страница 6: ...6 Preliminary User s Manual U14913EE1V0UM00 MEMO ...
Страница 52: ...52 Preliminary User s Manual U14913EE1V0UM00 MEMO ...
Страница 144: ...144 Preliminary User s Manual U14913EE1V0UM00 MEMO ...
Страница 162: ...162 Preliminary User s Manual U14913EE1V0UM00 MEMO ...
Страница 224: ...224 Preliminary User s Manual U14913EE1V0UM00 MEMO ...
Страница 308: ...308 Preliminary User s Manual U14913EE1V0UM00 MEMO ...
Страница 512: ...512 Preliminary User s Manual U14913EE1V0UM00 MEMO ...
Страница 564: ...564 Preliminary User s Manual U14913EE1V0UM00 MEMO ...
Страница 566: ...566 Preliminary User s Manual U14913EE1V0UM00 MEMO ...
Страница 584: ...584 Preliminary User s Manual U14913EE1V0UM00 MEMO ...