488
CHAPTER 21 INTERRUPT AND TEST FUNCTIONS
Address
FF47H
00H
After
Reset
R/W
R/W
0
0
1
1
INTP0 Sampling Clock Selection
f
xx
/2
N
f
xx
/2
7
f
xx
/2
5
f
xx
/2
6
SCS1
7
0
Symbol
SCS
6
0
5
0
4
0
3
0
2
0
1
SCS1
0
SCS0
0
1
0
1
SCS0
MCS = 1
MCS = 0
f
x
/2
7
(39.1 kHz)
f
x
/2
5
(156.3 kHz)
f
x
/2
6
(78.1 kHz)
f
x
/2
8
(19.5 kHz)
f
x
/2
6
(78.1 kHz)
f
x
/2
7
(39.1 kHz)
Caution
f
XX
/2
N
is a clock to be supplied to the CPU and f
XX
/2
5
, f
XX
/2
6
and f
XX
/2
7
are clocks to be supplied
to the peripheral hardware. f
XX
/2
N
stops in the HALT mode.
Remarks 1. N
:
Value (N=0 to 4) at bits 0 to 2 (PCC0 to PCC2) of processor clock control register
2. f
XX
:
Main system clock frequency (f
X
or f
X
/2)
3. f
X
:
Main system clock oscillation frequency
4. MCS :
Bit 0 of oscillation mode selection register (OSMS)
5. Values in parentheses when operated with f
X
= 5.0 MHz.
(5) Sampling clock select register (SCS)
This register is used to set the valid edge clock sampling clock to be input to INTP0. When remote controlled
data reception is carried out using INTP0, digital noise is removed with sampling clocks.
SCS is set with an 8-bit memory manipulation instruction.
RESET input sets SCS to 00H.
Figure 21-7. Sampling Clock Select Register Format
Содержание PD78056F
Страница 2: ...2 MEMO ...
Страница 14: ...14 MEMO ...
Страница 34: ...34 MEMO ...
Страница 154: ...154 MEMO ...
Страница 170: ...170 MEMO ...
Страница 238: ...238 MEMO ...
Страница 278: ...278 MEMO ...
Страница 432: ...432 MEMO ...
Страница 476: ...476 MEMO ...
Страница 548: ...548 MEMO ...
Страница 564: ...564 MEMO ...
Страница 580: ...580 MEMO ...
Страница 584: ...584 MEMO ...
Страница 592: ...592 MEMO ...