µ
PD754144, 754244
50
Data Sheet U10040EJ2V1DS
•
µ
PD754144
DC Characteristics (T
A
= –40 to +85
°
C, V
DD
= 1.8 to 6.0 V)
Parameter
Symbol
Conditions
MIN.
TYP.
MAX.
Unit
High-level output
I
OH
Per pin
P30, P31, P33,
–5
mA
current
P60 to P63, P80
P32, V
DD
= 3.0 V,
–7
–15
mA
V
OH
= V
DD
– 2.0 V
Total of all pins
–20
mA
Low-level output
I
OL
Per pin
15
mA
current
Total of all pins
45
mA
High-level input
V
IH1
Port 3
2.7 V
≤
V
DD
≤
6.0 V
0.7V
DD
V
DD
V
voltage
1.8 V
≤
V
DD
< 2.7 V
0.9V
DD
V
DD
V
V
IH2
Ports 6 to 8,
2.7 V
≤
V
DD
≤
6.0 V
0.8V
DD
V
DD
V
KRREN, RESET
1.8 V
≤
V
DD
< 2.7 V
0.9V
DD
V
DD
V
Low-level input
V
IL1
Port 3
2.7 V
≤
V
DD
≤
6.0 V
0
0.3V
DD
V
voltage
1.8 V
≤
V
DD
< 2.7 V
0
0.1V
DD
V
V
IL2
Ports 6 to 8,
2.7 V
≤
V
DD
≤
6.0 V
0
0.2V
DD
V
KRREN, RESET
1.8 V
≤
V
DD
< 2.7 V
0
0.1V
DD
V
High-level
V
OH
V
DD
= 4.5 to 6.0 V, I
OH
= –1.0 mA
V
DD
– 1.0
V
output voltage
V
DD
= 1.8 to 6.0 V, I
OH
= –100
µ
A
V
DD
– 0.5
V
Low-level
V
OL
V
DD
= 4.5 to 6.0 V
Port 3, I
OL
= 15 mA
0.6
2.0
V
output voltage
Ports 6, 8,
0.4
V
I
OL
= 1.6 mA
V
DD
= 1.8 to 6.0 V, I
OH
= 400
µ
A
0.5
V
High-level input
I
LIH
VIN = V
DD
3.0
µ
A
leakage current
Low-level input
I
LIL
V
IN
= 0 V
–3.0
µ
A
leakage current
High-level output
I
LOH
V
OUT
= V
DD
3.0
µ
A
leakage current
Low-level output
I
LOL
V
OUT
= 0 V
–3.0
µ
A
leakage current
On-chip pull-up
R
L1
V
IN
= 0 V
Ports 3, 6, 8
50
100
200
k
Ω
resistance
R
L2
Port 7, RESET
50
100
200
k
Ω
(mask option)
*