
© National Instruments
|
5-9
NI High-Speed Serial Instruments User Manual
aResetSl
In
Async
This signal is not required.
This signal is an asynchronous
reset signal from the LabVIEW
FPGA environment. If you create
an input signal to your CLIP and
assign it as
Reset
in the CLIP
wizard, that signal is driven as an
asynchronous reset signal. Reset
all CLIP state machines and logic
whenever this signal is logic
high.
This signal is driven high when
you call the LabVIEW FPGA
Reset
invoke method. Call
Run
on the FPGA VI to deassert this
signal.
Do not use CLIP inputs from the
LabVIEW FPGA VI in the CLIP
until
aResetSl
is deasserted.
Port<0..3>_RX_p
In (pad)
N/A
Dedicated MGT receive signals
for Port <0..3>.
Port<0..3>_RX_n
In (pad)
N/A
Port<0..3>_TX_p
Out (pad)
N/A
Dedicated MGT transmit signals
for Port <0..3>.
Port<0..3>_TX_n
Out (pad)
N/A
Port<0..3>_Mod_
ABS
In
Async
This signal is asserted when the
module for Port <0..3> is absent.
This signal is also called
MODDEF0.
This signal is grounded when a
module is connected to indicate
that the module is present.
This signal is pulled asserted
when no module is present.
Table 5-4.
PXIe-6592R CLIP Signals (Continued)
Port
Direction
Clock
Domain
Description
Artisan Technology Group - Quality Instrumentation ... Guaranteed | (888) 88-SOURCE | www.artisantg.com