
4-2
|
ni.com
Chapter 4
PXIe-6592R Hardware Architecture
The following figure illustrates the key components of the PXIe-6592R architecture.
Figure 4-1.
PXIe-6592R System Architecture Elements
PXIe-6592R Module Overview
The PXIe-6592R modules include the following key features. Refer to the
PXIe-6592R
Specifications
for more details.
Table 4-1.
PXIe-6592R Key Features
Line rate
500 Mb/s to 8 Gb/s and 9.8 Gb/s to 10.3125 Gb/s serial
Multi-gigabit transceiver lanes
4 (1 per port)
Front Panel Connectors
• Four SFP+ connectors (Port 0, Port 1, Port 2, and
Port 3) for high-speed serial
• Four SMB connectors (PFI 0/CLK IN/OUT,
PFI 1/CLK OUT, PFI 2/CLK OUT, and PFI 3/CLK
OUT) for external triggering and clock input/output
FPGA
Kintex-7 410T FFG900 package
FPGA speed grade
-2 (XC7K410T-2FFG900)
DRAM
• 2 GB onboard DRAM
• 166 MHz clock frequency
• Bit-width: 512-bit
Backplane connection
Gen 2x8 PXI Express, PCIe 2.0 compliant
PXIe-659xR
Xilinx Kintex-7 FPGA
S
ocketed CLIP
Front P
a
nel
Connector
s
DDC / PFI
High
S
peed
S
eri
a
l IO
PXI Trigger
s
•
DMA FIFO
s
•
Control
s
•
Indic
a
tor
s
Memor
y
Method
CLIP HDL
DRAM
FPGA VI
Ho
s
t VI
+
+
L
ab
VIEW
Ho
s
t PC
NI-Defined B
us
Interf
a
ce
s
/
S
tre
a
ming IP
Artisan Technology Group - Quality Instrumentation ... Guaranteed | (888) 88-SOURCE | www.artisantg.com