
5-4
|
ni.com
Chapter 5
Connecting and Interfacing with the PXIe-6592R
PXIe-6592R Socketed CLIP
Refer to the following diagram for an overview of the PXIe-6592R socketed CLIP interface.
Figure 5-3.
PXIe-6592R Socketed CLIP Diagram
Table 5-4.
PXIe-6592R CLIP Signals
Port
Direction
Clock
Domain
Description
MGT_RefClk0_p
In (pad)
N/A
Differential input clock that
you must connect to an
IBUFDS_GTE2 input buffer
primitive when this input clock
is used in your design.
MGT_RefClk0_n
In (pad)
N/A
MGT_RefClk1_p
In (pad)
N/A
MGT_RefClk1_n
In (pad)
N/A
MGT_RefClk2_p
In (pad)
N/A
Fixed 156.25 MHz Reference
Clock for the transceivers
that you must connect to an
IBUFDS_GTE2 input buffer
primitive when this input clock
is used in your design.
MGT_RefClk2_n
In (pad)
N/A
PXIe-6592R
Xilinx Kintex-7 FPGA
S
ocketed CLIP
PFI 0, PFI 1,
PFI 2, PFI
3
Connector
s
PORT 0 /
PORT 1 /
PORT 2 /
PORT
3
Connector
s
Clock
S
ynthe
s
i
s
a
nd Ro
u
ting
PFI
MGT_RefClk
s
High
S
peed
S
eri
a
l IO
High-
S
peed
S
eri
a
l
Protocol IP
L
ab
VIEW FPGA VI
+
L
ab
VIEW FPGA
+
L
ab
VIEW FPGA
Xilinx GTXE2_CHANNEL/
GTXE2_COMMON
Primitive
s
Artisan Technology Group - Quality Instrumentation ... Guaranteed | (888) 88-SOURCE | www.artisantg.com