Index
©
National Instruments Corporation
I-5
when to use (table), 2-1
width of data to transfer, 2-17
handshaking I/O timing diagrams
8255-emulation protocol
input state machine (figure), 3-13
output handshaking sequence
output state machine (figure), 3-15
output timing diagram (figure), 3-16
asynchronous protocol, 3-11
burst protocol input timing diagram
default timing diagram (figure), 3-7
PCLK reversed (figure), 3-9
transfer example (figure), 3-6
burst protocol output timing diagram
default timing diagram (figure), 3-8
PCLK reversed (figure), 3-10
transfer example (figure), 3-6
comparing different protocols (table), 3-4
leading-edge protocol
input state machine (figure), 3-28
input timing diagram (figure), 3-29
output handshaking sequence
output state machine (figure), 3-30
output timing diagram (figure), 3-31
level-ACK protocol
input state machine (figure), 3-18
input timing diagram (figure), 3-19
output handshaking sequence
output state machine (figure), 3-20
output timing diagram (figure), 3-21
long-pulse protocol
input state machine (figure), 3-33
input timing diagram (figure), 3-34
output handshaking sequence
output state machine (figure), 3-35
output timing diagram (figure), 3-36
signal edge-based protocols, 3-22
trailing-edge protocol
input state machine (figure), 3-23
input timing diagram (figure), 3-24
output handshaking sequence
output state machine (figure), 3-25
output timing diagram (figure), 3-26
hardware
block diagrams
AT-DIO-32HS, D-1
DAQCard-6533 for PCMCIA, D-2
PCI/PXI-6534, D-4
PCI-DIO-32HS,
PCI/PXI-7030/6533, and
PXI-6533, D-3
cable selection and termination
transmission line terminations
configuration
installation
AT-DIO-32HS, 1-8
DAQCard-6533 for PCMCIA, 1-9
PCI-DIO-32HS, PCI-6534, or