MOTOROLA
Chapter 4. Management Interface (MDIO)
4-3
MDIO Registers
4.2.1
MDIO RA 0—Control Register
Figure 4-1 shows the format for the control register, MDIO RA 0, in the MC92603.
Table 4-2 lists the corresponding field descriptions for the control register.
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
PHY
Reset
Loop-
back
Speed
Select
[0]
Auto-
Negotiation
Enable
Power
Down
Isolate
Restart
Auto-
Negotiation
Duple
x
Mode
Collision
Test
Speed
Select
[1]
Reserved
W
Reset
1/0
XCVR_
x_LBE
0
ENABLE_AN
0
0
0
1
0
1
0 0 0 0 0 0
Figure 4-1. Control Register (MDIO RA 0)
Table 4-2. Control Register (MDIO RA 0) Field Descriptions
Bits
Name
Description
1
1
R = read-only, R/W = read and write, and SC = self-clearing.
15
Reset
Bit 15 may be written through the MDIO interface. It is initialized to zero on power
up or a device reset. When set, it forces the other MDIO registers to be loaded
with their default value. This bit is automatically reset (self-clearing) one clock
after it is set. (R/W, SC)
14
Loopback
Initialized to the value on the XCVR_x_LBE input. When set, it forces a digital
loopback on the transceiver interface. When a channel is in loopback mode, data
transmitted into the transmit interface is looped back on the serial link input to the
same channel’s receiver. (R/W)
13
Speed select [0]
Bit 13 is forced to zero and may not be modified. MC92603 is always configured
as a 1-gigabit device. (R)
12
Auto-negotiation enable
Bit 12 is initialized to the value on the ENABLE_AN input, but may be modified
through the MDIO interface. (R/W)
11
Power down
Bit 11 is forced to zero and may not be modified. MC92603 does not support
power down. (R)
10
Isolate
Bit 10 is forced to zero and may not be modified. MC92603 does not support
isolation of the GMII interface through the MDIO interface. Such isolation is
available through the JTAG controller. (R)
9
Restart auto-negotiation
Bit 12 is initialized to zero but may be modified. If set, the auto-negotiation
sequence is started (re-started). (R/W)
8
Duplex mode
Bit 8 is forced to one and may not be modified. MC92603 always runs in
full-duplex mode. (R)
7
Collision test
Bit 7 is forced to zero and may not be modified. MC92603 does not run in
half-duplex mode and, therefore, does not detect collisions. (R)
6
Speed select [1]
Bit 6 is forced to one and may not be modified. MC92603 is always configured as
a 1-gigabit device. (R)
5–0
Reserved
Bits 5–0 are unused in the MC92603 application. They may not be modified. (R)
Содержание MC92603
Страница 18: ...xviii MC92603 Quad Gigabit Ethernet Transceiver Reference Manual MOTOROLA ...
Страница 26: ...1 8 MC92603 Quad Gigabit Ethernet Transceiver Reference Manual MOTOROLA References ...
Страница 40: ...2 14 MC92603 Quad Gigabit Ethernet Transceiver Reference Manual MOTOROLA Transmitter Redundant Link Operation ...
Страница 116: ...A 2 MC92603 Quad Gigabit Ethernet Transceiver Reference Manual MOTOROLA ...
Страница 126: ...C 2 MC92603 Quad Gigabit Ethernet Transceiver Reference Manual MOTOROLA ...
Страница 130: ...Glossary 4 MC92603 Quad Gigabit Ethernet Transceiver Reference Manual MOTOROLA ...