![Motorola DigitalDNA MPC180E Скачать руководство пользователя страница 19](http://html.mh-extra.com/html/motorola/digitaldna-mpc180e/digitaldna-mpc180e_user-manual_243893019.webp)
Chapter 2. Signal Descriptions
2-1
PRELIMINARY—SUBJECT TO CHANGE WITHOUT NOTICE
Chapter 2
Signal Descriptions
This chapter provides a pinout diagram and signal descriptions for the MPC180E security
processor.
2.1 Signal Descriptions
Table 2-1 groups pins by functionality.
Table 2-1. Pin Descriptions
Signal
name
Pin
locations
Signal
type
Description
Signal pins
A[18:29]
62, 64, 66,
67, 68, 70,
72–75, 77,
78
I
Address: address bus from the processor core. These bits are decoded in
the EBI to produce the individual module select lines to the EUs. Note that
the processor address bus might be 32 bits wide, while the MPC180E
address bus is only 12 bits wide. An example mapping of the processor bus
to the MPC180E bus is shown later in the functional description.
msb = bit 0
lsb = bit 31
D[0:31]
1, 2, 4, 6,
7, 9, 11,
12, 14, 17,
18, 20, 22,
24, 28–32,
34, 36, 37,
38, 87, 89,
90, 92, 94,
96, 98, 99
I/O
Data: bidirectional data bus. This bus is connected directly to the processor
core.
msb = bit 0
lsb = bit 31
TS
53
I
Transfer Start: transfer start pin for control port. This signal is asserted by
the bus master to indicate the start of a bus cycle that transfers data to or
from the MPC180E.
R/W
54
I
Read/Write: read/write line
1 = read cycle
0 = write cycle
BURST
55
I
Burst Transaction: active low signal that indicates when the current
read/write is a burst transfer.
CS
56
I
Chip Select: active low signal that indicates when a data transfer is in
intended for the MPC180E. This is used by the MPC180E along with TS,
R/W, and A to begin a transfer.
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..