ALL
SIGNAL
TRACKS
ARE
50
OHM
WITH
RESPECT
TO
PLANE
THAT
IS
SINUSOIDAL
CAN
BE
SWITCHED
INTO
IC3
PATH
ARE
USED
TO
SQUARE
A
CLOCK
INPUT
CLOCKS
THE
INVERTERS
THAT
Wed
May
30
13:54:19
2007
3
OF
12
013007
JML
DS3104DK01B0
2
1
R64
2
1
C10
8
1
5
4
Y4
8
1
5
4
Y3
1
TP19
1
TP18
2
1
R46
2
1
C5
8
1
5
4
Y1
6
5
4
3
2
1
SW1
2
1
R5
2
1
C1
2
1
R6
4
2
1
U25
4
2
1
U7
3
2
1
JMP4
2
1
R15
2
1
R14
3
2
1
JMP3
2
1
R13
2
1
R12
3
2
1
JMP2
2
1
R11
2
1
R9
3
2
1
JMP1
2
1
R7
2
1
R102
2
1
C15
2
1
R101
2
1
R100
2
1
C12
2
1
C19
2
1
C11
2
4
16
3
12
13
5
14
1
11
15
U29
1
J14
2
1
R16
2
1
R18
4
1
3
2
Y2
2
1
C2
2
1
R28
1
J12
1
J11
1
J10
2
1
R32
1
J9
2
1
R31
1
J8
2
1
R30
1
J7
2
1
R29
1
J6
VCC
SYNC2
100K
VCC
VCC
VCC
VCC
51.1
51.1
51.1
REFCLK
NA
.1UF
NA
12.8MHZ
DNP
DNP
OSC33
12.8MHZ_3.3V
12.8MHZ_3.3V
12.8MHZ_3.3V_XO
.1UF
DNP
12.8MHZ_3.3V_XO
REFCLK
DNP
OSC33
DNP
.1UF
OSC33
33.2
100UF
DNP
IC3
51.1
51.1
IC4
IC8
10K
51.1
IC9
SYNC3
SYNC1
10K
10K
51.1
10K
51.1
.1UF
.1UF
.1UF
.1UF
DNP
PAGE:
DATE:
TITLE:
ENGINEER:
A
A
B
B
C
C
D
D
1
1
2
2
3
3
4
4
5
5
6
6
7
7
8
8
RF_OUT
OSC_TCXO
VC
VS
GND
OUT
GND
OSC
1
VCC
OUT
GND
OSC
1
VCC
OUT
GND
OSC
1
VCC
DPDT
NC7SZ86
C
B
A
NC7SZ86
C
B
A
DS4026_U
VOSC
VCCD
VCC
VREF
GNDOSC
GNDA
GND
GNDD
FOUT
SCL
SDA