
T
ABLE
21: UART RESET CONDITIONS
REGISTERS
RESET STATE
I/O SIGNALS
RESET STATE
DLL
Bits [7:0] = 0x01
TX[7:0]
HIGH
DLM
Bits [7:0] = 0x00
IRTX[7:0]
LOW
DLD
Bits [7:0] = 0x00
RTS#[7:0]
HIGH
RHR
Bits [7:0] = 0xXX
DTR#[7:0]
HIGH
THR
Bits [7:0] = 0xXX
EECK
LOW
IER
Bits [7:0] = 0x00
EECS
LOW
FCR
Bits [7:0] = 0x00
EEDI
LOW
ISR
Bits [7:0] = 0x01
LCR
Bits [7:0] = 0x00
MCR
Bits [7:0] = 0x00
LSR
Bits [7:0] = 0x60
MSR
Bits [3:0] = logic 0
Bits [7:4] = logic levels of the inputs
SPR
Bits [7:0] = 0xFF
FCTR
Bits [7:0] = 0x00
EFR
Bits [7:0] = 0x00
TXCNT
Bits [7:0] = 0x00
TXTRG
Bits [7:0] = 0x00
RXCNT
Bits [7:0] = 0x00
RXTRG
Bits [7:0] = 0x00
XCHAR
Bits [7:0] = 0x00
XON1
Bits [7:0] = 0x00
XON2
Bits [7:0] = 0x00
XOFF1
Bits [7:0] = 0x00
XOFF2
Bits [7:0] = 0x00
XR17V358
67
REV. 1.0.6
HIGH PERFORMANCE OCTAL PCI EXPRESS UART