
DS3171/DS3172/DS3173/DS3174
84
X
1
and X
2
are the Remote Defect Indication (RDI) bits (also referred to as the far-end SEF/AIS bits). P
1
and P
2
are
the parity bits used for line error monitoring. M
1
, M
2
, and M
3
are the multiframe alignment bits. F
XY
are the subframe
alignment bits. C
11
is the Application Identification Channel (AIC). C
12
is reserved for future network use, and has a
value of one. C
13
is the Far-End Alarm and Control (FEAC) signal. C
21
, C
22
, and C
23
are unused, and have a value
of one. C
31
, C
32
, and C
33
are the C-bit parity bits used for path error monitoring. C
41
, C
42
, and C
43
are the Far-End
Block Error (FEBE) bits used for remote path error monitoring. C
51
, C
52
, and C
53
are the path maintenance data link
(or HDLC) bits. C
61
, C
62
, and C
63
are unused, and have a value of one. C
71
, C
72
, and C
73
are unused, and have a
value of one. The X-bit, P-bit, M-bit, C-bit, and F-bit positions are overhead bits, and the other bit positions in the
T3 frame are payload bits regardless of how they are marked by TDEN.
10.6.5.2 Transmit C-Bit DS3 Frame Generation
C-bit DS3 frame generation receives the incoming payload data stream, and overwrites all of the overhead bit
locations.
The multiframe alignment bits (M
1
, M
2
, and M
3
) are overwritten with the values zero, one, and zero (010)
respectively.
The subframe alignment bits (F
X1
, F
X2
, F
X3
, and F
X4
) are overwritten with the values one, zero, zero, and one (1001)
respectively.
The X-bits (X
1
and X
2
) are both overwritten with the Remote Defect Indicator (RDI). The RDI source is
programmable (automatic, 1, or 0). If the RDI is generated automatically, the X-bits are set to zero when one or
more of the indicated alarm conditions is present, and set to one when all of the indicated alarm conditions are
absent. Automatically setting RDI on LOS, SEF, LOF, or AIS is individually programmable (on or off).
The P-bits (P
1
and P
2
) are both overwritten with the calculated payload parity from the previous DS3 frame. The
payload parity is calculated by performing modulo 2 addition of all of the payload bits after all frame processing has
been completed. P-bit generation is programmable (on or off). The P-bits will be generated if either P-bit generation
is enabled or frame generation is enabled.
The bits C
11
, C
12
, C
21
, C
22
, C
23
, C
61
, C
62
, C
63
, C
71
, C
72
, and C
73
are all overwritten with a one.
The bit C
13
is overwritten with the Far-End Alarm and Control (FEAC) data input from the transmit FEAC controller.
The bits C
31
, C
32
, and C
33
are all overwritten with the calculated payload parity from the previous DS3 frame.
The bits C
41
, C
42
, and C
43
are all overwritten with the Far-End Block Error (FEBE) bit. The FEBE bit can be
generated automatically or inserted from a register bit. The FEBE bit source is programmable (automatic or
register). If the FEBE bit is generated automatically, it is zero when at least one C-bit parity error has been detected
during the previous frame.
The bits C
51
, C
52
, and C
53
are overwritten with the path maintenance data link input from the HDLC controller.
Once all of the DS3 overhead bits have been overwritten, the data stream is passed on to error insertion. If frame
generation is disabled, the incoming DS3 signal is passed on to error insertion. Frame generation is programmable
(on or off). Note: P-bit generation may still be performed even if frame generation is disabled.
10.6.5.3 Transmit C-bit DS3 Error Insertion
Error insertion inserts various types of errors into the different DS3 overhead bits. The types of errors that can be
inserted are framing errors, P-bit parity errors, C-bit parity errors, and Far-End Block Error (FEBE) errors.
The framing error insertion mode is programmable (F-bit, M-bit, SEF, or OOMF). An F-bit error is a single subframe
alignment bit (F
XY
) error. An M-bit error is a single multiframe alignment bit (M
1
, M
2
, or M
3
) error. An SEF error is an
error in all the subframe alignment bits in a subframe (F
X1
, F
X2
, F
X3
, and F
X4
). An OOMF error is a single multiframe
alignment bit (M
1
, M
2
, or M
3
) error in two consecutive DS3 frames.
A P-bit parity error is generated by is inverting the value of the P-bits (P
1
and P
2
) in a single DS3 frame. P-bit parity
error(s) can be inserted one error at a time, or continuously. The P-bit parity error insertion mode (single or
continuous) is programmable.
A C-bit parity error is generated by is inverting the value of the C
31
, C
32
, and C
33
bits in a single DS3 frame. C-bit
parity error(s) can be inserted one error at a time, or continuously. The C-bit parity error insertion mode (single or
continuous) is programmable.