
DS3171/DS3172/DS3173/DS3174
129
Bit 0: Reset (RST).
When this bit is set, all of the internal data path and status and control registers (except this
RST bit), on all of the ports, will be reset to their default state. This bit must be set high for a minimum of 100ns.
See the
section in Section
0 = Normal operation
1 = Force all internal registers to their default values
Register Name:
GL.CR2
Register Description:
Global Control Register 2
Register Address:
004h
Bit
# 15 14 13 12 11 10 9 8
Name -- -- --
G8KRS2
G8KRS1
G8KRS0
G8K0S
G8KIS
Default
0 0 0 0 0 0 0 0
Bit
# 7 6 5 4 3 2 1 0
Name
-- -- -- --
CLAD3
CLAD2
CLAD1
CLAD0
Default
0 0 0 0 0 0 0 0
Bits 12 to 10: Global 8KHz Reference Source [2:0] (G8KRS[2:0]).
These bits determine the source for the
internally generated 8 kHz reference as well as the internal one second reference, which is derived from the Global
8 kHz reference. The source is selected from one of the CLAD clocks or from one of the port 8KREF clock sources.
These bits are ignored when the G8KIS bit = 1. See
Bit 9: Global 8KHz Reference Output Select (G8KOS).
This bit determines whether GPIO2 pin is used for the
global 8KREFO output signal, or is used as specified by
0 = GPIO2 pin mode selected by
GPIO2S[1:0]
1 = GPIO2 is the global 8KREFO output signal selected by
Bit 8: Global 8KHz Reference Input Select (G8KIS).
This bit determines whether GPIO4 pin is used for the global
8KREFI input signal, or is used as specified by
.GPIO4S[1:0]. G8KREFI signal will be low if not
selected. Global 8KREF pin signal will be low if not selected.
0 = GPIO4 pin mode selected by
GPIO4S[1:0]
1 = GPIO4 is the global 8KREFI input signal for one second timer and ports to use
Bits 3 to 0: CLAD IO Mode [3:0] (CLAD[3:0]).
These bits control the CLAD clock IO pins CLKA, CLKB and CLKC.
Note: These bits control which clock is used to recover the RX Clock from the line in the LIU. See