
DS3171/DS3172/DS3173/DS3174
35
PIN NAME
TYPE
PIN DESCRIPTION
CLAD
CLKA I
Clock A
CLKA
: This clock input is a DS3 signal(44./-20ppm) when the CLAD is disabled or it
is one of the CLAD reference clock signals when the CLAD is enabled.
CLKB IO
Clock B
CLKB
: This pin is a E3(34.368 MHz +/-20 ppm) input signal when the CLAD is disabled or it
can be enabled to output a generated clock when the CLAD is enabled. The pin is driven low
when it is not selected to output a clock signal and the CLAD is enabled. Refer to
CLKC IO
Clock C
CLKC
: This pin is a STS-1 (51.84 MHz +/-20ppm) input signal when the CLAD is disabled or it
can be enabled to output a generated clock when the CLAD is enabled. The pin is driven low
when it is not selected to output a clock signal and the CLAD is enabled. Refer to
POWER
VSS PWR
Ground, 0 Volt potential
Common to digital core, digital IO and all analog circuits
VDD PWR
Digital 3.3V
Common to digital core and digital IO
AVDDRn PWR
Analog 3.3V for receive LIU on port n
Powers receive LIU on port n
AVDDTn PWR
Analog 3.3V for transmit LIU on port n
Powers transmit LIU on port n
AVDDJn PWR
Analog 3.3V for jitter attenuator on port n
Powers jitter attenuator on port n
AVDDC PWR
Analog 3.3V for CLAD
Powers clock rate adapter common to all ports