26
P/N: PM1576
MX25L4006E
REV. 1.6, OCT. 24, 2014
POWER-ON STATE
The device is at below states when power-up:
- Standby mode ( please note it is not deep power-down mode)
- Write Enable Latch (WEL) bit is reset
The device must not be selected during power-up and power-down stage unless the VCC achieves below correct
level:
- VCC minimum at power-up stage and then after a delay of tVSL
- GND at power-down
Please note that a pull-up resistor on CS# may ensure a safe and proper power-up/down level.
An internal power-on reset (POR) circuit may protect the device from data corruption and inadvertent data change
during power up state.
For further protection on the device, if the VCC does not reach the VCC minimum level, the correct operation is not
guaranteed. The write, read, erase, and program command should be sent after the below time delay:
- tVSL after VCC reached VCC minimum level
The device can accept read command after VCC reached VCC minimum and a time delay of tVSL.
Please refer to the figure of "power-up timing".
Note:
- To stabilize the VCC level, the VCC rail decoupled by a suitable capacitor close to package pins is recommended.
(generally around 0.1uF)
Содержание MX25L4006E
Страница 47: ...47 P N PM1576 MX25L4006E REV 1 6 OCT 24 2014 PACKAGE INFORMATION...
Страница 48: ...48 P N PM1576 MX25L4006E REV 1 6 OCT 24 2014...
Страница 49: ...49 P N PM1576 MX25L4006E REV 1 6 OCT 24 2014...
Страница 50: ...50 P N PM1576 MX25L4006E REV 1 6 OCT 24 2014...
Страница 51: ...51 P N PM1576 MX25L4006E REV 1 6 OCT 24 2014...