28
Operation Theory
waveform generation. The general purpose function digital IO and
encoders are controlled directly by the FPGA. Refer to Figure 4-1.
Figure 4-1: PCI-69222/PCI-69223 Block Diagram
4.2 A/D Conversion
When using an A/D converter, you must know about the properties
of the signal to be measured and decide which channel to use and
how to connect the signals to the card. Refer to section 2.3. In addition,
you should define and control the A/D signal configurations, including
channels, gains, and signal types.
The A/D acquisition is initiated by a trigger source and you must
decide how to trigger the A/D conversion. The data acquisition will
start once a trigger condition is matched.
After the end of an A/D conversion, the A/D data is buffered in a
data FIFO. The A/D data can now be transferred into the system’s
memory for further processing.
Software Polling and Scan Acquisition modes are discussed
below as well as timing, trigger modes, trigger sources, and
transfer methods.
Содержание NuDAQ PCI-69222
Страница 4: ......
Страница 10: ...vi...
Страница 34: ...24 Hardware Information...
Страница 74: ...64 Operation Theory...
Страница 80: ...70 Getting Service...