MX-J570V/MX-J680V
1-56
3.Pin function(1/2)
Pin No
Symbol and I/O
Description
System Services
Power and Ground
13
178
190,174,156,153,147,141,138,
133,129,52,1
I
I
I/O
Hardware reset. An external device asserts RESET (active LOW)
to execute a decoder hardware reset. To ensure proper initializat-
ion after power is stable, assert RESET for at least 20 s.
System clock. Decoder requires an external 27 MHz TTL oscillator.
Drive with the same 27-MHz as VCK.
Programmable I/O pins.
176
179
5,12,17,27,36,40,47,55,61,65,
69,75,81,87,91,95,101,107,113,
117,123,134,144,149,160,168,
175,181,193,197
7,14,19,29,38,42,49,57,63,67,
71,77,83,89,93,97,103,109,115,
119,125,136,146,151,162,170,
183,195,199
Analog
Power
Analog Ground
Power
Ground
3.3-V analog supply voltage.
Analog ground for PLL.
3.3-V supply voltage for core logic and I/O signals.
Ground for core logic and I/O signals.
206
204-202
11-8,6,4-2
16
208
207
15
I
I
I/O
O,OD,PU
I
I
O,OD,PU
Host chip select. Host asserts CS to select the decoder for a read
or write operation. The falling edge of this signal triggers the read or
write operation.
Host address bus. 3-bit address bus selects one of eight host interf-
ace registers.
8-bit bi-directional host data bus. Host writes data to the decoder
Code FIFO via HDATA[7:0]. MSB of the 32-bit word is written
first. The host also reads and writes the decoder internal registers
and local SDRAM/ROM via HDAT[7:0].
Host interrupt. Open drain signal, must be pulled-up to 3.3 volts.
Driven high for 10 ns before tristate.
Read strobe in I mode. Must be held HIGH in M Mode.
Read/write strobe in M mode. Write strobe in I mode. Host asserts
R/W LOW to select write and LOW to select Read.
Active LOW to indicate host initiated transfer is not complete.
WAIT is asserted after the falling edge of CS and reasserted when
decoder is ready to complete transfer cycle. Open drain signal, mu-
st be pulled-up to 3.3 volts. Driven high for 10 ns before tristate.
8-bit Host Interface
185
184
182
180
I
I
I
I
Asserted HIGH indicates a corrupted byte. Decoder keeps the pre-
viouse valid picture on-screen until the next valid picture is decoded.
CD bit clock. Decoder accept multiple BCK rates.
Programmable polarity 16-bit word synchronization to the decoder
(right channel HIGH).
Serial CD data.
CD interface
Name
RESET
SYSCLK
PIO[10:0]
A- VDD
A- VSS
VDD
VSS
CS
HADDR[2:0]
HDAT[7:0]
INT
RD
R/W
WAIT
CD-C2PO
CD-BCK
CD-LRCK
CD-DATA
Содержание MX-J570V
Страница 64: ...MX J570V MX J680V 1 64 MEMO ...
Страница 77: ...H A B C D E F G 2 12 MX J570V MX J680V n pre amplifier board ted circuit boards ...
Страница 78: ...A B C D E F G 2 13 MX J570V MX J680V Power supplly input output board ...
Страница 81: ...A B C D 1 2 3 4 5 MX J570V MX J680V 2 16 VCD board ...
Страница 82: ...A B C 1 2 3 4 5 MX J570V MX J680V 2 17 Head amplifier board ...
Страница 83: ...A B C D 1 2 3 4 5 MX J570V MX J680V 2 18 Tuner board ...
Страница 95: ...A B C D 1 2 3 4 5 MX J570V MX J680V 3 12 4 1 6 30 12 10 3 B mecha A mecha ...