9-14
Intel® PXA255 Processor
Developer’s Manual
I
2
C Bus Interface Unit
.
\
9.4.7
Slave Operations
Table 9-6
describes how the I
2
C unit operates as a slave device.
Figure 9-8. Master-Receiver Read from Slave-Transmitter
Figure 9-9. Master-Receiver Read from Slave-Transmitter / Repeated Start / Master-
Transmitter Write to Slave-Receiver
Figure 9-10. A Complete Data Transfer
Master to Slave
Slave to Master
START
Slave Address
R/nW
1
ACK
Data
Byte
ACK
Data
Byte
STOP
N Bytes + ACK
ACK
Default
Slave-Receive
Mode
First Byte
Read
START
Slave
R/nW
1
ACK
Data
Byte ACK
Data
Byte
N Bytes + ACK
Read
ACK
Sr
Slave
R/nW
0
ACK
Data
Byte ACK
Data
Byte
STOP
N Bytes + ACK
Write
ACK
Address
Address
Master to Slave
Slave to Master
Repeated
Start
Data Chaining
SDA
SCL
Start
Condition
Address
R/nW
ACK
Data
ACK
Data
1-7
8
9
8
9
8
9
1-7
1-7
ACK
Stop
Condition
∼∼
∼∼
∼∼
∼∼
∼∼
∼∼
∼∼
∼∼
∼∼
Содержание PXA255
Страница 1: ...Intel PXA255 Processor Developer s Manual January 2004 Order Number 278693 002 ...
Страница 24: ...xxiv Intel PXA255 Processor Developer s Manual Contents ...
Страница 30: ...1 6 Intel PXA255 Processor Developer s Manual Introduction ...
Страница 310: ...7 46 Intel PXA255 Processor Developer s Manual LCD Controller ...
Страница 330: ...8 20 Intel PXA255 Processor Developer s Manual Synchronous Serial Port Controller ...
Страница 358: ...9 28 Intel PXA255 Processor Developer s Manual I2 C Bus Interface Unit ...
Страница 488: ...13 36 Intel PXA255 Processor Developer s Manual AC 97 Controller Unit ...
Страница 572: ...16 30 Intel PXA255 Processor Developer s Manual Network SSP Serial Port ...
Страница 599: ...Intel PXA255 Processor Developer s Manual 17 27 Hardware UART ...
Страница 600: ......