4-46
Intel® PXA255 Processor
Developer’s Manual
System Integration Unit
4.6.5
Pulse Width Modulator Register Locations
Table 4-53
shows the registers associated with the PWM and the physical addresses used to access
them.
0x40A0_000C
OSMR3
OS timer match register 3
0x40A0_0010
OSCR
OS timer counter register
0x40A0_0014
OSSR
OS timer status register
0x40A0_0018
OWER
OS timer watchdog enable register
0x40A0_001C
OIER
OS timer interrupt enable register
Table 4-52. OS Timer Register Addresses (Sheet 2 of 2)
Table 4-53. Pulse Width Modulator Register Addresses
Address
Name
Description
0x40B0_0000
PWM_CTRL0
PWM0 Control Register
0x40B0_0004
PWM_PWDUTY0 PWM0 Duty Cycle Register
0x40B0_0008
PWM_PERVAL0
PWM0 Period Control Register
0x40C0_0000
PWM_CTRL1
PWM1 Control Register
0x40C0_0004
PWM_PWDUTY1 PWM1 Duty Cycle Register
0x40C0_0008
PWM_PERVAL1
PWM1 Period Control Register
Содержание PXA255
Страница 1: ...Intel PXA255 Processor Developer s Manual January 2004 Order Number 278693 002 ...
Страница 24: ...xxiv Intel PXA255 Processor Developer s Manual Contents ...
Страница 30: ...1 6 Intel PXA255 Processor Developer s Manual Introduction ...
Страница 310: ...7 46 Intel PXA255 Processor Developer s Manual LCD Controller ...
Страница 330: ...8 20 Intel PXA255 Processor Developer s Manual Synchronous Serial Port Controller ...
Страница 358: ...9 28 Intel PXA255 Processor Developer s Manual I2 C Bus Interface Unit ...
Страница 488: ...13 36 Intel PXA255 Processor Developer s Manual AC 97 Controller Unit ...
Страница 572: ...16 30 Intel PXA255 Processor Developer s Manual Network SSP Serial Port ...
Страница 599: ...Intel PXA255 Processor Developer s Manual 17 27 Hardware UART ...
Страница 600: ......