Intel® PXA255 Processor Developer’s Manual
6-71
Memory Controller
Figure 6-31. Alternate Bus Master Mode
Figure 6-32. Variable Latency IO
Processor
EXTERNAL SYSTEM
MB
REQ
MBG
N
T
GPIO<13> (MBGNT)
GPIO<14> (MBREQ)
nSDCS(0)
nWE
nSDRAS
nSDCAS
MD[31:0]
MA[25:0]
SDCLK<1>
DQM[3:0]
SDCKE<1>
Memory
Controlle
External
SDRAM
Bank 0
Companion
Chip
GPIO
Block
Processor
EXTERNAL SYSTEM
nCS(0,1,2,3,4,5)
nPWE
nOE
RDY
MD[31:0]
MA[25:0]
DQM[3:0]
Companion
Chip
Memory
Controller
Содержание PXA255
Страница 1: ...Intel PXA255 Processor Developer s Manual January 2004 Order Number 278693 002 ...
Страница 24: ...xxiv Intel PXA255 Processor Developer s Manual Contents ...
Страница 30: ...1 6 Intel PXA255 Processor Developer s Manual Introduction ...
Страница 310: ...7 46 Intel PXA255 Processor Developer s Manual LCD Controller ...
Страница 330: ...8 20 Intel PXA255 Processor Developer s Manual Synchronous Serial Port Controller ...
Страница 358: ...9 28 Intel PXA255 Processor Developer s Manual I2 C Bus Interface Unit ...
Страница 488: ...13 36 Intel PXA255 Processor Developer s Manual AC 97 Controller Unit ...
Страница 572: ...16 30 Intel PXA255 Processor Developer s Manual Network SSP Serial Port ...
Страница 599: ...Intel PXA255 Processor Developer s Manual 17 27 Hardware UART ...
Страница 600: ......