
Figure 49.
Components and Design Flow for JTAG Programming
Quartus Software flow on PC
Quartus Prime
Programmer
SOF
10 pin
JTAG header
Intel FPGA Download Cable II
Intel FPGA
SDM
PCB
Quartus Prime:
File
Start Compile
Quartus Prime:
Tools
Programming
Quartus Prime
Compilation
10 pin
3.4.2. JTAG Device Configuration
To configure a single device in a JTAG chain, the programming software sets the other devices to bypass mode. A device in
bypass mode transfers the programming data from the
TDI
pin to the
TDO
pin through a single bypass register. The
configuration data is available on the
TDO
pin one clock cycle later.
You can configure the Intel Agilex device through JTAG using a download cable or a microprocessor.
3. Intel Agilex Configuration Schemes
UG-20205 | 2019.10.09
Intel
®
Agilex
™
Configuration User Guide
115
Содержание Agilex
Страница 165: ...4 Remote System Update RSU UG 20205 2019 10 09 Send Feedback Intel Agilex Configuration User Guide 165...
Страница 168: ...4 Remote System Update RSU UG 20205 2019 10 09 Intel Agilex Configuration User Guide Send Feedback 168...
Страница 170: ...4 Remote System Update RSU UG 20205 2019 10 09 Intel Agilex Configuration User Guide Send Feedback 170...