
XC161 Derivatives
Peripheral Units (Vol. 2 of 2)
TwinCAN Module
User’s Manual
21-80
V2.2, 2004-01
TwinCAN_X1, V2.1
21.2.4
Global CAN Control/Status Registers
The Receive Interrupt Pending Register indicates the pending receive interrupts for
message object n.
RXIPNDH
Receive Interrupt Pending Register High
Reset Value: 0000
H
RXIPNDL
Receive Interrupt Pending Register Low
Reset Value: 0000
H
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RXIPNDn (n = 31-16)
rh
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RXIPNDn (n = 15-0)
rh
Field
Bits
Type Description
RXIPNDn
(n = 15-0)
RXIPND
(n = 31-16)
n
Low
n-16
High
rh
Message Object n Receive Interrupt Pending
Bit RXIPNDn is set by hardware if message object n
received a frame and bit RXIEn has been set.
0
No receive is pending for message object n.
1
Receive is pending for message object n.
RXIPNDn can be cleared by software via resetting the
corresponding bit INTPNDn.