
XC161 Derivatives
Peripheral Units (Vol. 2 of 2)
TwinCAN Module
User’s Manual
21-62
V2.2, 2004-01
TwinCAN_X1, V2.1
The Interrupt Identification Mask Registers allow for disabling the identification
notification of a pending interrupt request in the AIR/BIR register. The Interrupt Mask
Registers AIMR0/BIMR0 are used to enable the message specific interrupt sources
(correct transmission/ reception) for the generation of the corresponding INTID value.
AIMRH0
Node A INTID Mask Register 0 High
Reset Value: 0000
H
AIMRL0
Node A INTID Mask Register 0 Low
Reset Value: 0000
H
BIMRH0
Node B INTID Mask Register 0 High
Reset Value: 0000
H
BIMRL0
Node B INTID Mask Register 0 Low
Reset Value: 0000
H
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
IMCn (n = 31-16)
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
IMCn (n = 15-0)
rw
Field
Bits
Type Description
IMCn
(n = 15-0)
IMCn
(n = 31-16)
n
Low
n-16
High
rw
Message Object n INTID Mask Control
0
Message object n is ignored for the
generation of the INTID value.
1
The interrupt pending status of
message object n is taken into account
for the generation of the INTID value.