Electronic Component Distributor. Source::Freescale Semiconductor
P.N:MPC8349CZUAGDB Desc:IC MPU POWERQUICC II PRO 672TBGA
Web:http://www.hotenda.cn E-mail:[email protected] Phone:(+86) 075583794354
MPC8349EA PowerQUICC II Pro Integrated Host Processor Hardware Specifications, Rev. 13
12
Freescale Semiconductor
Clock Input Timing
4
Clock Input Timing
This section provides the clock input DC and AC electrical characteristics for the device.
4.1
DC Electrical Characteristics
Table 6
provides the clock input (CLKIN/PCI_SYNC_IN) DC timing specifications for the MPC8349EA.
4.2
AC Electrical Characteristics
The primary clock source for the MPC8349EA can be one of two inputs, CLKIN or PCI_CLK, depending
on whether the device is configured in PCI host or PCI agent mode.
Table 7
provides the clock input
(CLKIN/PCI_CLK) AC timing specifications for the device.
Table 6. CLKIN DC Timing Specifications
Parameter
Condition
Symbol
Min
Max
Unit
Input high voltage
—
V
IH
2.7
OV
DD
+ 0.3
V
Input low voltage
—
V
IL
–0.3
0.4
V
CLKIN input current
0 V
≤
V
IN
≤
OV
DD
I
IN
—
±10
μ
A
PCI_SYNC_IN input current
0 V
≤
V
IN
≤
0.5 V or
OV
DD
– 0.5 V
≤
V
IN
≤
OV
DD
I
IN
—
±10
μ
A
PCI_SYNC_IN input current
0.5 V
≤
V
IN
≤
OV
DD
– 0.5 V
I
IN
—
±50
μ
A
Table 7. CLKIN AC
Timing Specifications
Parameter/Condition
Symbol
Min
Typical
Max
Unit
Notes
CLKIN/PCI_CLK frequency
f
CLKIN
—
—
66
MHz
1, 6
CLKIN/PCI_CLK cycle time
t
CLKIN
15
—
—
ns
—
CLKIN/PCI_CLK rise and fall time
t
KH
, t
KL
0.6
1.0
2.3
ns
2
CLKIN/PCI_CLK duty cycle
t
KHK
/t
CLKIN
40
—
60
%
3
CLKIN/PCI_CLK jitter
—
—
—
±150
ps
4, 5
Notes:
1.
Caution:
The system, core, USB, security, and TSEC must not exceed their respective maximum or minimum operating
frequencies.
2. Rise and fall times for CLKIN/PCI_CLK are measured at 0.4 and 2.7 V.
3. Timing is guaranteed by design and characterization.
4. This represents the total input jitter—short term and long term—and is guaranteed by design.
5. The CLKIN/PCI_CLK driver’s closed loop jitter bandwidth should be < 500 kHz at –20 dB. The bandwidth must be set low to
allow cascade-connected PLL-based devices to track CLKIN drivers with the specified jitter.
6. Spread spectrum clocking is allowed with 1% input frequency down-spread at maximum 50 KHz modulation rate regardless
of input frequency.
12 / 87