Page 41
RF65
Tel: +86-755-82973805 Fax: +86-755-82973550 E-mail: [email protected] http://www.hoperf.com
ADVANCED COMMUNICATIONS & SENSING
DATASHEET
Rx DATA
(NRZ)
Bit N-x =
Sync_value[x]
Bit N-1 =
Sync_value[1]
Bit N =
Sync_value[0]
DCLK
SyncAddressMatch
Figure 24. Sync Word Recognition
During the comparison of the demodulated data, the first bit received is compared with bit 7 (MSB) of
RegSyncValue1
and
the last bit received is compared with bit 0 (LSB) of the last byte whose address is determined by the length of the Sync
word.
When the programmed Sync word is detected the user can assume that this incoming packet is for the node and can be
processed accordingly.
SyncAddressMatch
is cleared when leaving Rx or FIFO is emptied.
5.2.3.2. Configuration
Size: Sync word size can be set from 1 to 8 bytes (i.e. 8 to 64 bits) via
SyncSize
in
RegSyncConfig
.
Error tolerance: The number of errors tolerated in the Sync word recognition can be set from 0 to 7 bits to via
SyncTol
.
Value: The Sync word value is configured in
SyncValue(63:0)
.
Note
SyncValue choices containing 0x00 bytes are not allowed
5.2.4. Packet Handler
The packet handler is the block used in Packet mode. Its functionality is fully described in section 5.5.
5.2.5. Control
The control block configures and controls the full chip's behavior according to the settings programmed in the configuration
registers.