PCIe-24DSI32
_____________________________________________________________________________
General Standards Corporation Ph:(256)880-8787 FAX:(256)880-8788 Email: [email protected]
A-8
Table 3.6.3. Direct External Clocking
Sample Rate
Fsamp (KSPS)
External Clock
Frequency
Divisor Integer
Ndiv
2-50
256 * Fsamp
2 thru 25
50-100
128 * Fsamp
1
100-200
64 * Fsamp
0
Table 3.8.1. Interrupt Event Selection
INTERRUPT A[2:0]
INTERRUPT EVENT CONDITION
0
Initialization completed. Default state.
1
Autocal completed
2
Channels Ready
3
Data Buffer threshold flag, LOW-to-HIGH transition
4
Data Buffer threshold flag, HIGH-to-LOW transition
5
(Reserved)
6
(Reserved)
7
(Reserved)
Table 3.9.1. Typical DMA Register Configuration; DMA Channel-0
PCI Offset
PCI Register
Function
Typical Value
80h
DMA Mode
Bus width (32); Interrupt on done
0002 0D43h
84h
DMA PCI Address
Initial PCI data source address
*
88h
DMA Local Address
Analog Input Buffer local address
(Analog input buffer)
0000 0030h
8Ch
DMA Transfer Byte Count
Number of bytes in transfer
*
90h
DMA Descriptor Counter
Transfer direction; Local bus to PCI bus
(Analog inputs)
0000 000Ah
A8h
DMA Command Status
Command and Status Register
0000 0001h
0000 0003h
(See Text)
* Determined by specific transfer requirements.