![GE IMP2B Скачать руководство пользователя страница 37](http://html.mh-extra.com/html/ge/imp2b/imp2b_hardware-reference-manual_132158037.webp)
Publication No. IMP2B-0HH/5
Functional Description 37
3.18 Resets
A reset causes the processor to begin executing code from the default boot location
(0xFFF0 0100). The following table shows the events that can cause a reset.
Table 3-24 Reset Causes
Source
Action
Power-on
Hard reset all devices
Watchdog time-out
Hard reset all devices
CompactPCI push-button reset
Hard reset all devices if System Controller
CompactPCI reset
Hard reset all devices if Peripheral card
Software Generated reset
Hard reset all devices
If the IMP2B is configured as the System Controller (Rack Host), then a hard reset
causes the CompactPCI backplane reset to be driven active, resetting all peripheral
cards in the system.
The cause of a reset is latched in the EPLD
CAUTION
Integrity of SDRAM data cannot be guaranteed during hard reset, since the memory controller is reset
and SDRAM refresh disabled. Similarly, integrity of Flash or EEPROM data cannot be guaranteed if a
hard reset occurs during a Flash or EEPROM write cycle, respectively.