5.5 Ultra DMA Feature Set
C141-E057-01EN
5-91
b)
Device terminating an Ultra DMA data out burst
The following steps shall occur in the order they are listed unless otherwise
specifically allowed (see 5.6.4.11 and 5.6.4.2 for specific timing
requirements):
1)
The device shall not initiate Ultra DMA burst termination until at least
one data word of an Ultra DMA burst has been transferred.
2)
The device shall initiate Ultra DMA burst termination by negating
DDMARDY-.
3)
The host shall stop generating an HSTROBE edges within t
RFS
of the
device negating DDMARDY-.
4)
If the device negates DDMARDY- within t
SR
after the host has generated
an HSTROBE edge, then the device shall be prepared to receive zero or
one additional data words. If the device negates DDMARDY- greater
than t
SR
after the host has generated an HSTROBE edge, then the device
shall be prepared to receive zero, one or two additional data words. The
additional data words are a result of cable round trip delay and t
RFS
timing
for the host.
5)
The device shall negate DMARQ no sooner than t
RP
after negating
DDMARDY-. The device shall not assert DMARQ again until after the
Ultra DMA burst is terminated.
6)
The host shall assert STOP with t
LI
after the device has negated DMARQ.
The host shall not negate STOP again until after the Ultra DMA burst is
terminated.
7)
If HSTROBE is negated, the host shall assert HSTROBE with t
LI
after
the device has negated DMARQ. No data shall be transferred during this
assertion. The device shall ignore this transition of HSTROBE.
HSTROBE shall remain asserted until the Ultra DMA burst is
terminated.
8)
The host shall place the result of its CRC calculation on DD (15:0) (see
5.5.5).
9)
The host shall negate DMACK- no sooner than t
MLI
after the host has
asserted HSTROBE and STOP and the device has negated DMARQ and
DDMARDY-, and no sooner than t
DVS
after placing the result of its CRC
calculation on DD (15:0).
10) The device shall latch the host's CRC data from DD (15:0) on the
negating edge of DMACK-.
11) The device shall compare the CRC data received from the host with the
results of its own CRC calculation. If a miscompare error occurs during
one or more Ultra DMA bursts for any one command, at the end of the
command, the device shall report the first error that occurred (see 5.5.5).
12) The device shall release DDMARDY- within t
IORDYZ
after the host has negated
DMACK-.
Содержание MHE2043AT
Страница 1: ...C141 E057 02EN MHE2064AT MHE2043AT MHF2043AT MHF2021AT DISK DRIVE PRODUCT MANUAL ...
Страница 3: ...This page is intentionally left blank ...
Страница 5: ...This page is intentionally left blank ...
Страница 9: ...This page is intentionally left blank ...
Страница 11: ...This page is intentionally left blank ...
Страница 13: ...This page is intentionally left blank ...
Страница 33: ...This page is intentionally left blank ...
Страница 39: ...This page is intentionally left blank ...
Страница 42: ...3 1 Dimensions C141 E057 01EN 3 3 Figure 3 1 Dimensions MHF series 2 2 ...
Страница 52: ...3 4 Jumper Settings C141 E057 01EN 3 13 Figure 3 14 Example 2 of Cable Select ...
Страница 53: ...This page is intentionally left blank ...
Страница 58: ...4 3 Circuit Configuration C141 E057 01EN 4 5 Figure 4 2 Circuit Configuration 16 bit ...
Страница 64: ...4 6 Read write Circuit C141 E057 01EN 4 11 Figure 4 4 Read write circuit block diagram ...
Страница 75: ...This page is intentionally left blank ...
Страница 171: ...Interface 5 96 C141 E057 01EN Figure 5 10 Data transfer timing ...
Страница 187: ...This page is intentionally left blank ...
Страница 190: ...6 1 Device Response to the Reset C141 E057 01EN 6 3 Figure 6 1 Response to power on 31 sec 30 sec ...
Страница 211: ...This page is intentionally left blank ...
Страница 215: ...This page is intentinally left blank ...
Страница 217: ...This page is intentionally left blank ...
Страница 222: ...This page is intentinally left blank ...
Страница 225: ......