![FTDI FT51A Скачать руководство пользователя страница 85](http://html1.mh-extra.com/html/ftdi/ft51a/ft51a_application-note_2341158085.webp)
Application Note
AN_289 FT51A Programming Guide
Version 1.0
Document Reference No.: FT_000962 Clearance No.: FTDI# 483
84
Copyright © 2015 Future Technology Devices International Limited
Address
Register Name
Description
0x176
0x177
This register allows the user to change
the amount of time that the AIO block
will wait for the Sample and Hold
circuit to complete its function.
The value written to these registers
will dictate the number of clock cycles
that the AIO module will wait for the
S&H to complete. This is based on the
clock after the
CLOCK_DIVIDER
ratio has
been applied.
0x17A
Write to this register to divide the
system clock supplied to the AIO
Module
The divided clock is used to determine
the delays applied based on the above
registers.
Table 2.108 AIO Settling Times Register Addresses
2.10.8.1
AIO_SH_COUNTER
2.10.8.1.1
AIO_SH_COUNTER_L
Bit
Position
Bit Field Name
Type
Reset
Description
7:0
sh_settling_time_l
R/W
0x39
Lower byte of the value used to
calculate the number of clock cycles
to wait for the Sample & Hold circuit
to complete its function
Table 2.109 AIO Cell Sample and Hold Counter Lower Register
2.10.8.1.2
AIO_SH_COUNTER_U
Bit
Position
Bit Field Name
Type
Reset
Description
7:2
Reserved
RFU
0
Reserved
1:0
sh_settling_time_u
R/W
0x01
Upper two bits of the value used to
calculate the number of clock cycles
to wait for the Sample & Hold circuit
to complete its function
Table 2.110 AIO Cell Sample and Hold Counter Upper Register