![FTDI FT51A Скачать руководство пользователя страница 133](http://html1.mh-extra.com/html/ftdi/ft51a/ft51a_application-note_2341158133.webp)
Application Note
AN_289 FT51A Programming Guide
Version 1.0
Document Reference No.: FT_000962 Clearance No.: FTDI# 483
132
Copyright © 2015 Future Technology Devices International Limited
2.14.4
DMA_IRQ_x
Bit
Position
Bit Field Name
Type
Reset
Description
7..3
Reserved
RFU
0
Reserved
2
dma_fifo_davail_int
R/W
0
IO Peripheral DMA FIFO Data
Available IRQ
1
dma_fifo_full_int
R/W
0
IO Peripheral DMA FIFO Full IRQ
0
dma_done_int
W1T
0
IO Peripheral DMA Done IRQ
indicating an interrupt for DMA in
either Push, Pull or FIFO mode.
Table 2.171 DMA Interrupts Register
2.14.5
DMA_SRC_MEM_ADDR_L_x
Bit
Position
Bit Field Name
Type Reset Description
7..0
dma_src_mem_addr_l
R/W
0
IO Peripheral DMA Source Memory
Address Register [7..0]
Table 2.172 IO Peripheral DMA Source Memory Address LSB Register
2.14.6
DMA_SRC_MEM_ADDR_U_x
Bit
Position
Bit Field Name
Type Reset Description
7
dma_src_mem_addr_id
R/W
0
IO Peripheral DMA Source Memory
Address Increment/decrement:
0 == inc mem addr,
1 == dec mem addr
6..0
dma_src_mem_addr_u
R/W
0
IO Peripheral DMA Source Memory
Address Register [14..8]
Table 2.173 IO Peripheral DMA Source Memory Address MSB Register
2.14.7
DMA_DEST_MEM_ADDR_L_x
Bit
Position
Bit Field Name
Type
Reset
Description
7..0
dma_dest_mem_addr_l
R/W
0
IO Peripheral DMA Destination
Memory Address Register [7..0]
Table 2.174 IO Peripheral DMA Destination Memory Address LSB Register