Enhanced Serial Audio Interface (ESAI, ESAI_1, ESAI_2, ESAI_3)
Symphony DSP56724/DSP56725 Multi-Core Audio Processors, Rev. 0
Freescale Semiconductor
9-27
9.2.3.10
RCCR Receiver High Frequency Clock Direction (RHCKD)—Bit 23
The Receiver High Frequency Clock Direction (RHCKD) bit selects the source of the receiver high
frequency clock when in the asynchronous mode (SYN=0) and the IF2/OF2 flag direction in the
synchronous mode (SYN=1).
In the asynchronous mode, when RHCKD is set, the internal clock generator becomes the source of the
receiver high frequency clock and is the output on the HCKR pin. In the asynchronous mode, when
RHCKD is cleared, the receiver high frequency clock source is external; the internal clock generator is
disconnected from the HCKR pin, and an external clock source may drive this pin.
When RHCKD is cleared, HCKR is an input; when RHCKD is set, HCKR is an output.
In the synchronous mode when RHCKD is set, the HCKR pin becomes the OF2 output flag. If RHCKD
is cleared, the HCKR pin becomes the IF2 input flag. See
and
9.2.4
ESAI Receive Control Register (RCR)
The read/write Receive Control Register (RCR) controls the ESAI receiver section. Interrupt enable bits
for the receivers are provided in this control register. The receivers are enabled in this register (0,1,2 or 3
receivers can be enabled) if the input data pin is not used by a transmitter. Operating modes are also
selected in this register.
shows the ESAI Receive Control register.
Hardware and software reset clear all the bits in the RCR register.
The ESAI RCR bits are described in the following paragraphs.
Table 9-9. HCKR Pin Definition Table
Control Bits
HCKR PIN
SYN
RHCKD
0
0
HCKR input
0
1
HCKR output
1
0
IF2
1
1
OF2
11
10
9
8
7
6
5
4
3
2
1
0
X:$FFFFB7
RSWS1RSWS0
RMOD1 RMOD0
RWA RSHFD
RE3
RE2
RE1
RE0
23
22
21
20
19
18
17
16
15
14
13
12
RLIE
RIE
REDIE
REIE
RPR
RFSR
RFSL RSWS4RSWS3RSWS2
Reserved bit—read as zero; should be written with zero for future compatibility.
Figure 9-9. ESAI Receive Control Register
Содержание Symphony DSP56724
Страница 22: ...Symphony DSP56724 DSP56725 Multi Core Audio Processors Rev 0 1 10 Freescale Semiconductor Introduction ...
Страница 52: ...Symphony DSP56724 DSP56725 Multi Core Audio Processors Rev 0 2 30 Freescale Semiconductor Signal Descriptions ...
Страница 112: ...Symphony DSP56724 DSP56725 Multi Core Audio Processors Rev 0 7 12 Freescale Semiconductor Clock Generation Module CGM ...
Страница 244: ...Symphony DSP56724 DSP56725 Multi Core Audio Processors Rev 0 14 6 Freescale Semiconductor Shared Bus Arbiter ...
Страница 246: ...Symphony DSP56724 DSP56725 Multi Core Audio Processors Rev 0 15 2 Freescale Semiconductor Shared Memory Shared Memory ...