System Integration Unit (SIU)
MPC5565 Microcontroller Reference Manual, Rev. 1.0
6-38
Freescale Semiconductor
Refer to
lists the PA fields for DATA[31]_GPIO[59].
6.3.1.32
Pad Configuration Registers 60–61 (SIU_PCR60–SIU_PCR61)
The SIU_PCR60–SIU_PCR61 registers are
not
implemented in the device.
6.3.1.33
Pad Configuration Register 62 (SIU_PCR62)
The SIU_PCR62 register controls the function, direction, and electrical attributes of RD_WR_GPIO[62].
Figure 6-33. RD_WR_GPIO[62] Pad Configuration Register (SIU_PCR62)
6.3.1.34
Pad Configuration Register 63 (SIU_PCR63)
The SIU PCR63 register controls the function, direction, and electrical attributes of BDIP_GPIO[63].
Figure 6-34. BDIP_GPIO[63] Pad Configuration Register (SIU_PCR63)
Table 6-36. PCR59 PA Field Definition
PA Field
Pin Function
0b00
GPIO[59]
0b01
DATA[31]
0b10
Invalid value
0b11
DATA[31]
Address: Base + 0x00BC
Access: R/W
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
PA
OBE
1
1
When configured as RD_WR, the OBE bit has no effect. When configured as GPDO, set the OBE bit to 1.
IBE
2
2
When the pad is configured as an output, set the IBE bit to 1 to show the pin state in the GPDI register.
Clear the IBE bit to 0 to reduce power consumption. When configured as GPDI, set the IBE bit to 1.
DSC
ODE
3
3
When configured as RD_WR, clear the ODE bit to 0.
HYS
4
4
When external master operation is enabled, clear the HYS bit to 0.
0
0
WPE
5
5
Refer to the EBI section for weak pullup settings when configured as RD_WR.
WPS
5
W
RESET:
0
0
0
0
0
0
0
0
1
1
0
0
0
0
1
1
Address: Base + 0x00BE
Access: R/W
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
PA
OBE
1
1
When configured as BDIP, the OBE bit has no effect. When configured as GPDO, set the OBE bit to 1.
IBE
2
2
When the pad is configured as an output, set the IBE bit to 1 to show the pin state in the GPDI register.
Clear the IBE bit to 0 to reduce power consumption. When configured as GPDI, set the IBE bit to 1.
DSC
ODE
3
3
When configured as BDIP, clear the ODE bit to 0.
HYS
0
0
WPE
4
4
Refer to the EBI section for weak pullup settings when configured as BDIP.
WPS
4
W
RESET:
0
0
0
0
0
0
0
0
1
1
0
0
0
0
1
1
Содержание MPC5565
Страница 18: ...MPC5565 Microcontroller Reference Manual Devices Supported MPC5565 MPC5565 RM Rev 1 0 09 2007...
Страница 34: ...MPC5565 Reference Manual Rev 1 0 Freescale Semiconductor 15...
Страница 35: ...MPC5565 Reference Manual Rev 1 0 16 Freescale Semiconductor...
Страница 325: ...Error Correction Status Module ECSM MPC5565 Microcontroller Reference Manual Rev 1 0 8 16 Freescale Semiconductor...
Страница 515: ...External Bus Interface EBI MPC5565 Microcontroller Reference Manual Rev 1 0 12 70 Freescale Semiconductor...
Страница 553: ...Flash Memory MPC5565 Microcontroller Reference Manual Rev 1 0 13 38 Freescale Semiconductor...
Страница 559: ...SRAM MPC5565 Microcontroller Reference Manual Rev 1 0 14 6 Freescale Semiconductor...
Страница 577: ...Boot Assist Module BAM MPC5565 Microcontroller Reference Manual Rev 1 0 15 18 Freescale Semiconductor...
Страница 895: ...Deserial Serial Peripheral Interface DSPI MPC5565 Microcontroller Reference Manual Rev 1 0 19 72 Freescale Semiconductor...
Страница 973: ...Preface MPC5565 Microcontroller Reference Manual Rev 1 0 21 36 Freescale Semiconductor...
Страница 1145: ...MPC5565 Register Map MPC5565 Microcontroller Reference Manual Rev 1 0 A 60 Freescale Semiconductor...
Страница 1153: ...Calibration MPC5565 Microcontroller Reference Manual Rev 1 0 B 8 Freescale Semiconductor...